imx.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * linux/drivers/serial/imx.c
  3. *
  4. * Driver for Motorola IMX serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Author: Sascha Hauer <sascha@saschahauer.de>
  9. * Copyright (C) 2004 Pengutronix
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * [29-Mar-2005] Mike Lee
  26. * Added hardware handshake
  27. */
  28. #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  29. #define SUPPORT_SYSRQ
  30. #endif
  31. #include <linux/module.h>
  32. #include <linux/ioport.h>
  33. #include <linux/init.h>
  34. #include <linux/console.h>
  35. #include <linux/sysrq.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/tty.h>
  38. #include <linux/tty_flip.h>
  39. #include <linux/serial_core.h>
  40. #include <linux/serial.h>
  41. #include <linux/clk.h>
  42. #include <asm/io.h>
  43. #include <asm/irq.h>
  44. #include <mach/hardware.h>
  45. #include <mach/imx-uart.h>
  46. /* Register definitions */
  47. #define URXD0 0x0 /* Receiver Register */
  48. #define URTX0 0x40 /* Transmitter Register */
  49. #define UCR1 0x80 /* Control Register 1 */
  50. #define UCR2 0x84 /* Control Register 2 */
  51. #define UCR3 0x88 /* Control Register 3 */
  52. #define UCR4 0x8c /* Control Register 4 */
  53. #define UFCR 0x90 /* FIFO Control Register */
  54. #define USR1 0x94 /* Status Register 1 */
  55. #define USR2 0x98 /* Status Register 2 */
  56. #define UESC 0x9c /* Escape Character Register */
  57. #define UTIM 0xa0 /* Escape Timer Register */
  58. #define UBIR 0xa4 /* BRM Incremental Register */
  59. #define UBMR 0xa8 /* BRM Modulator Register */
  60. #define UBRC 0xac /* Baud Rate Count Register */
  61. #if defined CONFIG_ARCH_MX3 || defined CONFIG_ARCH_MX2
  62. #define ONEMS 0xb0 /* One Millisecond register */
  63. #define UTS 0xb4 /* UART Test Register */
  64. #endif
  65. #ifdef CONFIG_ARCH_MX1
  66. #define BIPR1 0xb0 /* Incremental Preset Register 1 */
  67. #define BIPR2 0xb4 /* Incremental Preset Register 2 */
  68. #define BIPR3 0xb8 /* Incremental Preset Register 3 */
  69. #define BIPR4 0xbc /* Incremental Preset Register 4 */
  70. #define BMPR1 0xc0 /* BRM Modulator Register 1 */
  71. #define BMPR2 0xc4 /* BRM Modulator Register 2 */
  72. #define BMPR3 0xc8 /* BRM Modulator Register 3 */
  73. #define BMPR4 0xcc /* BRM Modulator Register 4 */
  74. #define UTS 0xd0 /* UART Test Register */
  75. #endif
  76. /* UART Control Register Bit Fields.*/
  77. #define URXD_CHARRDY (1<<15)
  78. #define URXD_ERR (1<<14)
  79. #define URXD_OVRRUN (1<<13)
  80. #define URXD_FRMERR (1<<12)
  81. #define URXD_BRK (1<<11)
  82. #define URXD_PRERR (1<<10)
  83. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  84. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  85. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  86. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  87. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  88. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  89. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  90. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  91. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  92. #define UCR1_SNDBRK (1<<4) /* Send break */
  93. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  94. #ifdef CONFIG_ARCH_MX1
  95. #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
  96. #endif
  97. #if defined CONFIG_ARCH_MX3 || defined CONFIG_ARCH_MX2
  98. #define UCR1_UARTCLKEN (0) /* not present on mx2/mx3 */
  99. #endif
  100. #define UCR1_DOZE (1<<1) /* Doze */
  101. #define UCR1_UARTEN (1<<0) /* UART enabled */
  102. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  103. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  104. #define UCR2_CTSC (1<<13) /* CTS pin control */
  105. #define UCR2_CTS (1<<12) /* Clear to send */
  106. #define UCR2_ESCEN (1<<11) /* Escape enable */
  107. #define UCR2_PREN (1<<8) /* Parity enable */
  108. #define UCR2_PROE (1<<7) /* Parity odd/even */
  109. #define UCR2_STPB (1<<6) /* Stop */
  110. #define UCR2_WS (1<<5) /* Word size */
  111. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  112. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  113. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  114. #define UCR2_SRST (1<<0) /* SW reset */
  115. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  116. #define UCR3_PARERREN (1<<12) /* Parity enable */
  117. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  118. #define UCR3_DSR (1<<10) /* Data set ready */
  119. #define UCR3_DCD (1<<9) /* Data carrier detect */
  120. #define UCR3_RI (1<<8) /* Ring indicator */
  121. #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
  122. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  123. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  124. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  125. #ifdef CONFIG_ARCH_MX1
  126. #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz, only on mx1 */
  127. #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz, only on mx1 */
  128. #endif
  129. #if defined CONFIG_ARCH_MX2 || defined CONFIG_ARCH_MX3
  130. #define UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select, on mx2/mx3 */
  131. #endif
  132. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  133. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  134. #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
  135. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  136. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  137. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  138. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  139. #define UCR4_IRSC (1<<5) /* IR special case */
  140. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  141. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  142. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  143. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  144. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  145. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  146. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  147. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  148. #define USR1_RTSS (1<<14) /* RTS pin status */
  149. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  150. #define USR1_RTSD (1<<12) /* RTS delta */
  151. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  152. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  153. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  154. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  155. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  156. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  157. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  158. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  159. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  160. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  161. #define USR2_IDLE (1<<12) /* Idle condition */
  162. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  163. #define USR2_WAKE (1<<7) /* Wake */
  164. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  165. #define USR2_TXDC (1<<3) /* Transmitter complete */
  166. #define USR2_BRCD (1<<2) /* Break condition */
  167. #define USR2_ORE (1<<1) /* Overrun error */
  168. #define USR2_RDR (1<<0) /* Recv data ready */
  169. #define UTS_FRCPERR (1<<13) /* Force parity error */
  170. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  171. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  172. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  173. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  174. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  175. #define UTS_SOFTRST (1<<0) /* Software reset */
  176. /* We've been assigned a range on the "Low-density serial ports" major */
  177. #ifdef CONFIG_ARCH_MXC
  178. #define SERIAL_IMX_MAJOR 207
  179. #define MINOR_START 16
  180. #define DEV_NAME "ttymxc"
  181. #define MAX_INTERNAL_IRQ MXC_INTERNAL_IRQS
  182. #endif
  183. /*
  184. * This determines how often we check the modem status signals
  185. * for any change. They generally aren't connected to an IRQ
  186. * so we have to poll them. We also check immediately before
  187. * filling the TX fifo incase CTS has been dropped.
  188. */
  189. #define MCTRL_TIMEOUT (250*HZ/1000)
  190. #define DRIVER_NAME "IMX-uart"
  191. #define UART_NR 8
  192. struct imx_port {
  193. struct uart_port port;
  194. struct timer_list timer;
  195. unsigned int old_status;
  196. int txirq,rxirq,rtsirq;
  197. int have_rtscts:1;
  198. struct clk *clk;
  199. };
  200. /*
  201. * Handle any change of modem status signal since we were last called.
  202. */
  203. static void imx_mctrl_check(struct imx_port *sport)
  204. {
  205. unsigned int status, changed;
  206. status = sport->port.ops->get_mctrl(&sport->port);
  207. changed = status ^ sport->old_status;
  208. if (changed == 0)
  209. return;
  210. sport->old_status = status;
  211. if (changed & TIOCM_RI)
  212. sport->port.icount.rng++;
  213. if (changed & TIOCM_DSR)
  214. sport->port.icount.dsr++;
  215. if (changed & TIOCM_CAR)
  216. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  217. if (changed & TIOCM_CTS)
  218. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  219. wake_up_interruptible(&sport->port.info->delta_msr_wait);
  220. }
  221. /*
  222. * This is our per-port timeout handler, for checking the
  223. * modem status signals.
  224. */
  225. static void imx_timeout(unsigned long data)
  226. {
  227. struct imx_port *sport = (struct imx_port *)data;
  228. unsigned long flags;
  229. if (sport->port.info) {
  230. spin_lock_irqsave(&sport->port.lock, flags);
  231. imx_mctrl_check(sport);
  232. spin_unlock_irqrestore(&sport->port.lock, flags);
  233. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  234. }
  235. }
  236. /*
  237. * interrupts disabled on entry
  238. */
  239. static void imx_stop_tx(struct uart_port *port)
  240. {
  241. struct imx_port *sport = (struct imx_port *)port;
  242. unsigned long temp;
  243. temp = readl(sport->port.membase + UCR1);
  244. writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
  245. }
  246. /*
  247. * interrupts disabled on entry
  248. */
  249. static void imx_stop_rx(struct uart_port *port)
  250. {
  251. struct imx_port *sport = (struct imx_port *)port;
  252. unsigned long temp;
  253. temp = readl(sport->port.membase + UCR2);
  254. writel(temp &~ UCR2_RXEN, sport->port.membase + UCR2);
  255. }
  256. /*
  257. * Set the modem control timer to fire immediately.
  258. */
  259. static void imx_enable_ms(struct uart_port *port)
  260. {
  261. struct imx_port *sport = (struct imx_port *)port;
  262. mod_timer(&sport->timer, jiffies);
  263. }
  264. static inline void imx_transmit_buffer(struct imx_port *sport)
  265. {
  266. struct circ_buf *xmit = &sport->port.info->xmit;
  267. while (!(readl(sport->port.membase + UTS) & UTS_TXFULL)) {
  268. /* send xmit->buf[xmit->tail]
  269. * out the port here */
  270. writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
  271. xmit->tail = (xmit->tail + 1) &
  272. (UART_XMIT_SIZE - 1);
  273. sport->port.icount.tx++;
  274. if (uart_circ_empty(xmit))
  275. break;
  276. }
  277. if (uart_circ_empty(xmit))
  278. imx_stop_tx(&sport->port);
  279. }
  280. /*
  281. * interrupts disabled on entry
  282. */
  283. static void imx_start_tx(struct uart_port *port)
  284. {
  285. struct imx_port *sport = (struct imx_port *)port;
  286. unsigned long temp;
  287. temp = readl(sport->port.membase + UCR1);
  288. writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
  289. if (readl(sport->port.membase + UTS) & UTS_TXEMPTY)
  290. imx_transmit_buffer(sport);
  291. }
  292. static irqreturn_t imx_rtsint(int irq, void *dev_id)
  293. {
  294. struct imx_port *sport = dev_id;
  295. unsigned int val = readl(sport->port.membase + USR1) & USR1_RTSS;
  296. unsigned long flags;
  297. spin_lock_irqsave(&sport->port.lock, flags);
  298. writel(USR1_RTSD, sport->port.membase + USR1);
  299. uart_handle_cts_change(&sport->port, !!val);
  300. wake_up_interruptible(&sport->port.info->delta_msr_wait);
  301. spin_unlock_irqrestore(&sport->port.lock, flags);
  302. return IRQ_HANDLED;
  303. }
  304. static irqreturn_t imx_txint(int irq, void *dev_id)
  305. {
  306. struct imx_port *sport = dev_id;
  307. struct circ_buf *xmit = &sport->port.info->xmit;
  308. unsigned long flags;
  309. spin_lock_irqsave(&sport->port.lock,flags);
  310. if (sport->port.x_char)
  311. {
  312. /* Send next char */
  313. writel(sport->port.x_char, sport->port.membase + URTX0);
  314. goto out;
  315. }
  316. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  317. imx_stop_tx(&sport->port);
  318. goto out;
  319. }
  320. imx_transmit_buffer(sport);
  321. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  322. uart_write_wakeup(&sport->port);
  323. out:
  324. spin_unlock_irqrestore(&sport->port.lock,flags);
  325. return IRQ_HANDLED;
  326. }
  327. static irqreturn_t imx_rxint(int irq, void *dev_id)
  328. {
  329. struct imx_port *sport = dev_id;
  330. unsigned int rx,flg,ignored = 0;
  331. struct tty_struct *tty = sport->port.info->port.tty;
  332. unsigned long flags, temp;
  333. spin_lock_irqsave(&sport->port.lock,flags);
  334. while (readl(sport->port.membase + USR2) & USR2_RDR) {
  335. flg = TTY_NORMAL;
  336. sport->port.icount.rx++;
  337. rx = readl(sport->port.membase + URXD0);
  338. temp = readl(sport->port.membase + USR2);
  339. if (temp & USR2_BRCD) {
  340. writel(temp | USR2_BRCD, sport->port.membase + USR2);
  341. if (uart_handle_break(&sport->port))
  342. continue;
  343. }
  344. if (uart_handle_sysrq_char
  345. (&sport->port, (unsigned char)rx))
  346. continue;
  347. if (rx & (URXD_PRERR | URXD_OVRRUN | URXD_FRMERR) ) {
  348. if (rx & URXD_PRERR)
  349. sport->port.icount.parity++;
  350. else if (rx & URXD_FRMERR)
  351. sport->port.icount.frame++;
  352. if (rx & URXD_OVRRUN)
  353. sport->port.icount.overrun++;
  354. if (rx & sport->port.ignore_status_mask) {
  355. if (++ignored > 100)
  356. goto out;
  357. continue;
  358. }
  359. rx &= sport->port.read_status_mask;
  360. if (rx & URXD_PRERR)
  361. flg = TTY_PARITY;
  362. else if (rx & URXD_FRMERR)
  363. flg = TTY_FRAME;
  364. if (rx & URXD_OVRRUN)
  365. flg = TTY_OVERRUN;
  366. #ifdef SUPPORT_SYSRQ
  367. sport->port.sysrq = 0;
  368. #endif
  369. }
  370. tty_insert_flip_char(tty, rx, flg);
  371. }
  372. out:
  373. spin_unlock_irqrestore(&sport->port.lock,flags);
  374. tty_flip_buffer_push(tty);
  375. return IRQ_HANDLED;
  376. }
  377. static irqreturn_t imx_int(int irq, void *dev_id)
  378. {
  379. struct imx_port *sport = dev_id;
  380. unsigned int sts;
  381. sts = readl(sport->port.membase + USR1);
  382. if (sts & USR1_RRDY)
  383. imx_rxint(irq, dev_id);
  384. if (sts & USR1_TRDY &&
  385. readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
  386. imx_txint(irq, dev_id);
  387. if (sts & USR1_RTSD)
  388. imx_rtsint(irq, dev_id);
  389. return IRQ_HANDLED;
  390. }
  391. /*
  392. * Return TIOCSER_TEMT when transmitter is not busy.
  393. */
  394. static unsigned int imx_tx_empty(struct uart_port *port)
  395. {
  396. struct imx_port *sport = (struct imx_port *)port;
  397. return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
  398. }
  399. /*
  400. * We have a modem side uart, so the meanings of RTS and CTS are inverted.
  401. */
  402. static unsigned int imx_get_mctrl(struct uart_port *port)
  403. {
  404. struct imx_port *sport = (struct imx_port *)port;
  405. unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
  406. if (readl(sport->port.membase + USR1) & USR1_RTSS)
  407. tmp |= TIOCM_CTS;
  408. if (readl(sport->port.membase + UCR2) & UCR2_CTS)
  409. tmp |= TIOCM_RTS;
  410. return tmp;
  411. }
  412. static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
  413. {
  414. struct imx_port *sport = (struct imx_port *)port;
  415. unsigned long temp;
  416. temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
  417. if (mctrl & TIOCM_RTS)
  418. temp |= UCR2_CTS;
  419. writel(temp, sport->port.membase + UCR2);
  420. }
  421. /*
  422. * Interrupts always disabled.
  423. */
  424. static void imx_break_ctl(struct uart_port *port, int break_state)
  425. {
  426. struct imx_port *sport = (struct imx_port *)port;
  427. unsigned long flags, temp;
  428. spin_lock_irqsave(&sport->port.lock, flags);
  429. temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
  430. if ( break_state != 0 )
  431. temp |= UCR1_SNDBRK;
  432. writel(temp, sport->port.membase + UCR1);
  433. spin_unlock_irqrestore(&sport->port.lock, flags);
  434. }
  435. #define TXTL 2 /* reset default */
  436. #define RXTL 1 /* reset default */
  437. static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
  438. {
  439. unsigned int val;
  440. unsigned int ufcr_rfdiv;
  441. /* set receiver / transmitter trigger level.
  442. * RFDIV is set such way to satisfy requested uartclk value
  443. */
  444. val = TXTL << 10 | RXTL;
  445. ufcr_rfdiv = (clk_get_rate(sport->clk) + sport->port.uartclk / 2)
  446. / sport->port.uartclk;
  447. if(!ufcr_rfdiv)
  448. ufcr_rfdiv = 1;
  449. if(ufcr_rfdiv >= 7)
  450. ufcr_rfdiv = 6;
  451. else
  452. ufcr_rfdiv = 6 - ufcr_rfdiv;
  453. val |= UFCR_RFDIV & (ufcr_rfdiv << 7);
  454. writel(val, sport->port.membase + UFCR);
  455. return 0;
  456. }
  457. static int imx_startup(struct uart_port *port)
  458. {
  459. struct imx_port *sport = (struct imx_port *)port;
  460. int retval;
  461. unsigned long flags, temp;
  462. imx_setup_ufcr(sport, 0);
  463. /* disable the DREN bit (Data Ready interrupt enable) before
  464. * requesting IRQs
  465. */
  466. temp = readl(sport->port.membase + UCR4);
  467. writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
  468. /*
  469. * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
  470. * chips only have one interrupt.
  471. */
  472. if (sport->txirq > 0) {
  473. retval = request_irq(sport->rxirq, imx_rxint, 0,
  474. DRIVER_NAME, sport);
  475. if (retval)
  476. goto error_out1;
  477. retval = request_irq(sport->txirq, imx_txint, 0,
  478. DRIVER_NAME, sport);
  479. if (retval)
  480. goto error_out2;
  481. retval = request_irq(sport->rtsirq, imx_rtsint,
  482. (sport->rtsirq < MAX_INTERNAL_IRQ) ? 0 :
  483. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  484. DRIVER_NAME, sport);
  485. if (retval)
  486. goto error_out3;
  487. } else {
  488. retval = request_irq(sport->port.irq, imx_int, 0,
  489. DRIVER_NAME, sport);
  490. if (retval) {
  491. free_irq(sport->port.irq, sport);
  492. goto error_out1;
  493. }
  494. }
  495. /*
  496. * Finally, clear and enable interrupts
  497. */
  498. writel(USR1_RTSD, sport->port.membase + USR1);
  499. temp = readl(sport->port.membase + UCR1);
  500. temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
  501. writel(temp, sport->port.membase + UCR1);
  502. temp = readl(sport->port.membase + UCR2);
  503. temp |= (UCR2_RXEN | UCR2_TXEN);
  504. writel(temp, sport->port.membase + UCR2);
  505. #if defined CONFIG_ARCH_MX2 || defined CONFIG_ARCH_MX3
  506. temp = readl(sport->port.membase + UCR3);
  507. temp |= UCR3_RXDMUXSEL;
  508. writel(temp, sport->port.membase + UCR3);
  509. #endif
  510. /*
  511. * Enable modem status interrupts
  512. */
  513. spin_lock_irqsave(&sport->port.lock,flags);
  514. imx_enable_ms(&sport->port);
  515. spin_unlock_irqrestore(&sport->port.lock,flags);
  516. return 0;
  517. error_out3:
  518. if (sport->txirq)
  519. free_irq(sport->txirq, sport);
  520. error_out2:
  521. if (sport->rxirq)
  522. free_irq(sport->rxirq, sport);
  523. error_out1:
  524. return retval;
  525. }
  526. static void imx_shutdown(struct uart_port *port)
  527. {
  528. struct imx_port *sport = (struct imx_port *)port;
  529. unsigned long temp;
  530. /*
  531. * Stop our timer.
  532. */
  533. del_timer_sync(&sport->timer);
  534. /*
  535. * Free the interrupts
  536. */
  537. if (sport->txirq > 0) {
  538. free_irq(sport->rtsirq, sport);
  539. free_irq(sport->txirq, sport);
  540. free_irq(sport->rxirq, sport);
  541. } else
  542. free_irq(sport->port.irq, sport);
  543. /*
  544. * Disable all interrupts, port and break condition.
  545. */
  546. temp = readl(sport->port.membase + UCR1);
  547. temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
  548. writel(temp, sport->port.membase + UCR1);
  549. }
  550. static void
  551. imx_set_termios(struct uart_port *port, struct ktermios *termios,
  552. struct ktermios *old)
  553. {
  554. struct imx_port *sport = (struct imx_port *)port;
  555. unsigned long flags;
  556. unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
  557. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  558. unsigned int div, num, denom, ufcr;
  559. /*
  560. * If we don't support modem control lines, don't allow
  561. * these to be set.
  562. */
  563. if (0) {
  564. termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
  565. termios->c_cflag |= CLOCAL;
  566. }
  567. /*
  568. * We only support CS7 and CS8.
  569. */
  570. while ((termios->c_cflag & CSIZE) != CS7 &&
  571. (termios->c_cflag & CSIZE) != CS8) {
  572. termios->c_cflag &= ~CSIZE;
  573. termios->c_cflag |= old_csize;
  574. old_csize = CS8;
  575. }
  576. if ((termios->c_cflag & CSIZE) == CS8)
  577. ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
  578. else
  579. ucr2 = UCR2_SRST | UCR2_IRTS;
  580. if (termios->c_cflag & CRTSCTS) {
  581. if( sport->have_rtscts ) {
  582. ucr2 &= ~UCR2_IRTS;
  583. ucr2 |= UCR2_CTSC;
  584. } else {
  585. termios->c_cflag &= ~CRTSCTS;
  586. }
  587. }
  588. if (termios->c_cflag & CSTOPB)
  589. ucr2 |= UCR2_STPB;
  590. if (termios->c_cflag & PARENB) {
  591. ucr2 |= UCR2_PREN;
  592. if (termios->c_cflag & PARODD)
  593. ucr2 |= UCR2_PROE;
  594. }
  595. /*
  596. * Ask the core to calculate the divisor for us.
  597. */
  598. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  599. quot = uart_get_divisor(port, baud);
  600. spin_lock_irqsave(&sport->port.lock, flags);
  601. sport->port.read_status_mask = 0;
  602. if (termios->c_iflag & INPCK)
  603. sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
  604. if (termios->c_iflag & (BRKINT | PARMRK))
  605. sport->port.read_status_mask |= URXD_BRK;
  606. /*
  607. * Characters to ignore
  608. */
  609. sport->port.ignore_status_mask = 0;
  610. if (termios->c_iflag & IGNPAR)
  611. sport->port.ignore_status_mask |= URXD_PRERR;
  612. if (termios->c_iflag & IGNBRK) {
  613. sport->port.ignore_status_mask |= URXD_BRK;
  614. /*
  615. * If we're ignoring parity and break indicators,
  616. * ignore overruns too (for real raw support).
  617. */
  618. if (termios->c_iflag & IGNPAR)
  619. sport->port.ignore_status_mask |= URXD_OVRRUN;
  620. }
  621. del_timer_sync(&sport->timer);
  622. /*
  623. * Update the per-port timeout.
  624. */
  625. uart_update_timeout(port, termios->c_cflag, baud);
  626. /*
  627. * disable interrupts and drain transmitter
  628. */
  629. old_ucr1 = readl(sport->port.membase + UCR1);
  630. writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
  631. sport->port.membase + UCR1);
  632. while ( !(readl(sport->port.membase + USR2) & USR2_TXDC))
  633. barrier();
  634. /* then, disable everything */
  635. old_txrxen = readl(sport->port.membase + UCR2);
  636. writel(old_txrxen & ~( UCR2_TXEN | UCR2_RXEN),
  637. sport->port.membase + UCR2);
  638. old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
  639. div = sport->port.uartclk / (baud * 16);
  640. if (div > 7)
  641. div = 7;
  642. if (!div)
  643. div = 1;
  644. num = baud;
  645. denom = port->uartclk / div / 16;
  646. /* shift num and denom right until they fit into 16 bits */
  647. while (num > 0x10000 || denom > 0x10000) {
  648. num >>= 1;
  649. denom >>= 1;
  650. }
  651. if (num > 0)
  652. num -= 1;
  653. if (denom > 0)
  654. denom -= 1;
  655. writel(num, sport->port.membase + UBIR);
  656. writel(denom, sport->port.membase + UBMR);
  657. if (div == 7)
  658. div = 6; /* 6 in RFDIV means divide by 7 */
  659. else
  660. div = 6 - div;
  661. ufcr = readl(sport->port.membase + UFCR);
  662. ufcr = (ufcr & (~UFCR_RFDIV)) |
  663. (div << 7);
  664. writel(ufcr, sport->port.membase + UFCR);
  665. #ifdef ONEMS
  666. writel(sport->port.uartclk / div / 1000, sport->port.membase + ONEMS);
  667. #endif
  668. writel(old_ucr1, sport->port.membase + UCR1);
  669. /* set the parity, stop bits and data size */
  670. writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
  671. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  672. imx_enable_ms(&sport->port);
  673. spin_unlock_irqrestore(&sport->port.lock, flags);
  674. }
  675. static const char *imx_type(struct uart_port *port)
  676. {
  677. struct imx_port *sport = (struct imx_port *)port;
  678. return sport->port.type == PORT_IMX ? "IMX" : NULL;
  679. }
  680. /*
  681. * Release the memory region(s) being used by 'port'.
  682. */
  683. static void imx_release_port(struct uart_port *port)
  684. {
  685. struct platform_device *pdev = to_platform_device(port->dev);
  686. struct resource *mmres;
  687. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  688. release_mem_region(mmres->start, mmres->end - mmres->start + 1);
  689. }
  690. /*
  691. * Request the memory region(s) being used by 'port'.
  692. */
  693. static int imx_request_port(struct uart_port *port)
  694. {
  695. struct platform_device *pdev = to_platform_device(port->dev);
  696. struct resource *mmres;
  697. void *ret;
  698. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  699. if (!mmres)
  700. return -ENODEV;
  701. ret = request_mem_region(mmres->start, mmres->end - mmres->start + 1,
  702. "imx-uart");
  703. return ret ? 0 : -EBUSY;
  704. }
  705. /*
  706. * Configure/autoconfigure the port.
  707. */
  708. static void imx_config_port(struct uart_port *port, int flags)
  709. {
  710. struct imx_port *sport = (struct imx_port *)port;
  711. if (flags & UART_CONFIG_TYPE &&
  712. imx_request_port(&sport->port) == 0)
  713. sport->port.type = PORT_IMX;
  714. }
  715. /*
  716. * Verify the new serial_struct (for TIOCSSERIAL).
  717. * The only change we allow are to the flags and type, and
  718. * even then only between PORT_IMX and PORT_UNKNOWN
  719. */
  720. static int
  721. imx_verify_port(struct uart_port *port, struct serial_struct *ser)
  722. {
  723. struct imx_port *sport = (struct imx_port *)port;
  724. int ret = 0;
  725. if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
  726. ret = -EINVAL;
  727. if (sport->port.irq != ser->irq)
  728. ret = -EINVAL;
  729. if (ser->io_type != UPIO_MEM)
  730. ret = -EINVAL;
  731. if (sport->port.uartclk / 16 != ser->baud_base)
  732. ret = -EINVAL;
  733. if ((void *)sport->port.mapbase != ser->iomem_base)
  734. ret = -EINVAL;
  735. if (sport->port.iobase != ser->port)
  736. ret = -EINVAL;
  737. if (ser->hub6 != 0)
  738. ret = -EINVAL;
  739. return ret;
  740. }
  741. static struct uart_ops imx_pops = {
  742. .tx_empty = imx_tx_empty,
  743. .set_mctrl = imx_set_mctrl,
  744. .get_mctrl = imx_get_mctrl,
  745. .stop_tx = imx_stop_tx,
  746. .start_tx = imx_start_tx,
  747. .stop_rx = imx_stop_rx,
  748. .enable_ms = imx_enable_ms,
  749. .break_ctl = imx_break_ctl,
  750. .startup = imx_startup,
  751. .shutdown = imx_shutdown,
  752. .set_termios = imx_set_termios,
  753. .type = imx_type,
  754. .release_port = imx_release_port,
  755. .request_port = imx_request_port,
  756. .config_port = imx_config_port,
  757. .verify_port = imx_verify_port,
  758. };
  759. static struct imx_port *imx_ports[UART_NR];
  760. #ifdef CONFIG_SERIAL_IMX_CONSOLE
  761. static void imx_console_putchar(struct uart_port *port, int ch)
  762. {
  763. struct imx_port *sport = (struct imx_port *)port;
  764. while (readl(sport->port.membase + UTS) & UTS_TXFULL)
  765. barrier();
  766. writel(ch, sport->port.membase + URTX0);
  767. }
  768. /*
  769. * Interrupts are disabled on entering
  770. */
  771. static void
  772. imx_console_write(struct console *co, const char *s, unsigned int count)
  773. {
  774. struct imx_port *sport = imx_ports[co->index];
  775. unsigned int old_ucr1, old_ucr2;
  776. /*
  777. * First, save UCR1/2 and then disable interrupts
  778. */
  779. old_ucr1 = readl(sport->port.membase + UCR1);
  780. old_ucr2 = readl(sport->port.membase + UCR2);
  781. writel((old_ucr1 | UCR1_UARTCLKEN | UCR1_UARTEN) &
  782. ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
  783. sport->port.membase + UCR1);
  784. writel(old_ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
  785. uart_console_write(&sport->port, s, count, imx_console_putchar);
  786. /*
  787. * Finally, wait for transmitter to become empty
  788. * and restore UCR1/2
  789. */
  790. while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
  791. writel(old_ucr1, sport->port.membase + UCR1);
  792. writel(old_ucr2, sport->port.membase + UCR2);
  793. }
  794. /*
  795. * If the port was already initialised (eg, by a boot loader),
  796. * try to determine the current setup.
  797. */
  798. static void __init
  799. imx_console_get_options(struct imx_port *sport, int *baud,
  800. int *parity, int *bits)
  801. {
  802. if ( readl(sport->port.membase + UCR1) | UCR1_UARTEN ) {
  803. /* ok, the port was enabled */
  804. unsigned int ucr2, ubir,ubmr, uartclk;
  805. unsigned int baud_raw;
  806. unsigned int ucfr_rfdiv;
  807. ucr2 = readl(sport->port.membase + UCR2);
  808. *parity = 'n';
  809. if (ucr2 & UCR2_PREN) {
  810. if (ucr2 & UCR2_PROE)
  811. *parity = 'o';
  812. else
  813. *parity = 'e';
  814. }
  815. if (ucr2 & UCR2_WS)
  816. *bits = 8;
  817. else
  818. *bits = 7;
  819. ubir = readl(sport->port.membase + UBIR) & 0xffff;
  820. ubmr = readl(sport->port.membase + UBMR) & 0xffff;
  821. ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
  822. if (ucfr_rfdiv == 6)
  823. ucfr_rfdiv = 7;
  824. else
  825. ucfr_rfdiv = 6 - ucfr_rfdiv;
  826. uartclk = clk_get_rate(sport->clk);
  827. uartclk /= ucfr_rfdiv;
  828. { /*
  829. * The next code provides exact computation of
  830. * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
  831. * without need of float support or long long division,
  832. * which would be required to prevent 32bit arithmetic overflow
  833. */
  834. unsigned int mul = ubir + 1;
  835. unsigned int div = 16 * (ubmr + 1);
  836. unsigned int rem = uartclk % div;
  837. baud_raw = (uartclk / div) * mul;
  838. baud_raw += (rem * mul + div / 2) / div;
  839. *baud = (baud_raw + 50) / 100 * 100;
  840. }
  841. if(*baud != baud_raw)
  842. printk(KERN_INFO "Serial: Console IMX rounded baud rate from %d to %d\n",
  843. baud_raw, *baud);
  844. }
  845. }
  846. static int __init
  847. imx_console_setup(struct console *co, char *options)
  848. {
  849. struct imx_port *sport;
  850. int baud = 9600;
  851. int bits = 8;
  852. int parity = 'n';
  853. int flow = 'n';
  854. /*
  855. * Check whether an invalid uart number has been specified, and
  856. * if so, search for the first available port that does have
  857. * console support.
  858. */
  859. if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
  860. co->index = 0;
  861. sport = imx_ports[co->index];
  862. if(sport == NULL)
  863. return -ENODEV;
  864. if (options)
  865. uart_parse_options(options, &baud, &parity, &bits, &flow);
  866. else
  867. imx_console_get_options(sport, &baud, &parity, &bits);
  868. imx_setup_ufcr(sport, 0);
  869. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  870. }
  871. static struct uart_driver imx_reg;
  872. static struct console imx_console = {
  873. .name = DEV_NAME,
  874. .write = imx_console_write,
  875. .device = uart_console_device,
  876. .setup = imx_console_setup,
  877. .flags = CON_PRINTBUFFER,
  878. .index = -1,
  879. .data = &imx_reg,
  880. };
  881. #define IMX_CONSOLE &imx_console
  882. #else
  883. #define IMX_CONSOLE NULL
  884. #endif
  885. static struct uart_driver imx_reg = {
  886. .owner = THIS_MODULE,
  887. .driver_name = DRIVER_NAME,
  888. .dev_name = DEV_NAME,
  889. .major = SERIAL_IMX_MAJOR,
  890. .minor = MINOR_START,
  891. .nr = ARRAY_SIZE(imx_ports),
  892. .cons = IMX_CONSOLE,
  893. };
  894. static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
  895. {
  896. struct imx_port *sport = platform_get_drvdata(dev);
  897. if (sport)
  898. uart_suspend_port(&imx_reg, &sport->port);
  899. return 0;
  900. }
  901. static int serial_imx_resume(struct platform_device *dev)
  902. {
  903. struct imx_port *sport = platform_get_drvdata(dev);
  904. if (sport)
  905. uart_resume_port(&imx_reg, &sport->port);
  906. return 0;
  907. }
  908. static int serial_imx_probe(struct platform_device *pdev)
  909. {
  910. struct imx_port *sport;
  911. struct imxuart_platform_data *pdata;
  912. void __iomem *base;
  913. int ret = 0;
  914. struct resource *res;
  915. sport = kzalloc(sizeof(*sport), GFP_KERNEL);
  916. if (!sport)
  917. return -ENOMEM;
  918. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  919. if (!res) {
  920. ret = -ENODEV;
  921. goto free;
  922. }
  923. base = ioremap(res->start, PAGE_SIZE);
  924. if (!base) {
  925. ret = -ENOMEM;
  926. goto free;
  927. }
  928. sport->port.dev = &pdev->dev;
  929. sport->port.mapbase = res->start;
  930. sport->port.membase = base;
  931. sport->port.type = PORT_IMX,
  932. sport->port.iotype = UPIO_MEM;
  933. sport->port.irq = platform_get_irq(pdev, 0);
  934. sport->rxirq = platform_get_irq(pdev, 0);
  935. sport->txirq = platform_get_irq(pdev, 1);
  936. sport->rtsirq = platform_get_irq(pdev, 2);
  937. sport->port.fifosize = 32;
  938. sport->port.ops = &imx_pops;
  939. sport->port.flags = UPF_BOOT_AUTOCONF;
  940. sport->port.line = pdev->id;
  941. init_timer(&sport->timer);
  942. sport->timer.function = imx_timeout;
  943. sport->timer.data = (unsigned long)sport;
  944. sport->clk = clk_get(&pdev->dev, "uart");
  945. if (IS_ERR(sport->clk)) {
  946. ret = PTR_ERR(sport->clk);
  947. goto unmap;
  948. }
  949. clk_enable(sport->clk);
  950. sport->port.uartclk = clk_get_rate(sport->clk);
  951. imx_ports[pdev->id] = sport;
  952. pdata = pdev->dev.platform_data;
  953. if(pdata && (pdata->flags & IMXUART_HAVE_RTSCTS))
  954. sport->have_rtscts = 1;
  955. if (pdata->init) {
  956. ret = pdata->init(pdev);
  957. if (ret)
  958. goto clkput;
  959. }
  960. uart_add_one_port(&imx_reg, &sport->port);
  961. platform_set_drvdata(pdev, &sport->port);
  962. return 0;
  963. clkput:
  964. clk_put(sport->clk);
  965. clk_disable(sport->clk);
  966. unmap:
  967. iounmap(sport->port.membase);
  968. free:
  969. kfree(sport);
  970. return ret;
  971. }
  972. static int serial_imx_remove(struct platform_device *pdev)
  973. {
  974. struct imxuart_platform_data *pdata;
  975. struct imx_port *sport = platform_get_drvdata(pdev);
  976. pdata = pdev->dev.platform_data;
  977. platform_set_drvdata(pdev, NULL);
  978. if (sport) {
  979. uart_remove_one_port(&imx_reg, &sport->port);
  980. clk_put(sport->clk);
  981. }
  982. clk_disable(sport->clk);
  983. if (pdata->exit)
  984. pdata->exit(pdev);
  985. iounmap(sport->port.membase);
  986. kfree(sport);
  987. return 0;
  988. }
  989. static struct platform_driver serial_imx_driver = {
  990. .probe = serial_imx_probe,
  991. .remove = serial_imx_remove,
  992. .suspend = serial_imx_suspend,
  993. .resume = serial_imx_resume,
  994. .driver = {
  995. .name = "imx-uart",
  996. .owner = THIS_MODULE,
  997. },
  998. };
  999. static int __init imx_serial_init(void)
  1000. {
  1001. int ret;
  1002. printk(KERN_INFO "Serial: IMX driver\n");
  1003. ret = uart_register_driver(&imx_reg);
  1004. if (ret)
  1005. return ret;
  1006. ret = platform_driver_register(&serial_imx_driver);
  1007. if (ret != 0)
  1008. uart_unregister_driver(&imx_reg);
  1009. return 0;
  1010. }
  1011. static void __exit imx_serial_exit(void)
  1012. {
  1013. platform_driver_unregister(&serial_imx_driver);
  1014. uart_unregister_driver(&imx_reg);
  1015. }
  1016. module_init(imx_serial_init);
  1017. module_exit(imx_serial_exit);
  1018. MODULE_AUTHOR("Sascha Hauer");
  1019. MODULE_DESCRIPTION("IMX generic serial port driver");
  1020. MODULE_LICENSE("GPL");
  1021. MODULE_ALIAS("platform:imx-uart");