|
@@ -697,36 +697,7 @@ void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
|
|
|
bool ath9k_wiphy_scanning(struct ath_softc *sc);
|
|
|
void ath9k_wiphy_work(struct work_struct *work);
|
|
|
|
|
|
-/*
|
|
|
- * Read and write, they both share the same lock. We do this to serialize
|
|
|
- * reads and writes on Atheros 802.11n PCI devices only. This is required
|
|
|
- * as the FIFO on these devices can only accept sanely 2 requests. After
|
|
|
- * that the device goes bananas. Serializing the reads/writes prevents this
|
|
|
- * from happening.
|
|
|
- */
|
|
|
-
|
|
|
-static inline void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
|
|
|
-{
|
|
|
- if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
|
|
|
- unsigned long flags;
|
|
|
- spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
|
|
|
- iowrite32(val, ah->ah_sc->mem + reg_offset);
|
|
|
- spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
|
|
|
- } else
|
|
|
- iowrite32(val, ah->ah_sc->mem + reg_offset);
|
|
|
-}
|
|
|
-
|
|
|
-static inline unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
|
|
|
-{
|
|
|
- u32 val;
|
|
|
- if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
|
|
|
- unsigned long flags;
|
|
|
- spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
|
|
|
- val = ioread32(ah->ah_sc->mem + reg_offset);
|
|
|
- spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
|
|
|
- } else
|
|
|
- val = ioread32(ah->ah_sc->mem + reg_offset);
|
|
|
- return val;
|
|
|
-}
|
|
|
+void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val);
|
|
|
+unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset);
|
|
|
|
|
|
#endif /* ATH9K_H */
|