|
@@ -110,6 +110,8 @@
|
|
#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
|
|
#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
|
|
#define OMAP24XX_GPIO_RISINGDETECT 0x0048
|
|
#define OMAP24XX_GPIO_RISINGDETECT 0x0048
|
|
#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
|
|
#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
|
|
|
|
+#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
|
|
|
|
+#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
|
|
#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
|
|
#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
|
|
#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
|
|
#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
|
|
#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
|
|
#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
|
|
@@ -117,17 +119,29 @@
|
|
#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
|
|
#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
|
|
#define OMAP24XX_GPIO_SETDATAOUT 0x0094
|
|
#define OMAP24XX_GPIO_SETDATAOUT 0x0094
|
|
|
|
|
|
|
|
+/*
|
|
|
|
+ * omap34xx specific GPIO registers
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+#define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
|
|
|
|
+#define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
|
|
|
|
+#define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
|
|
|
|
+#define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
|
|
|
|
+#define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
|
|
|
|
+#define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
|
|
|
|
+
|
|
|
|
+
|
|
struct gpio_bank {
|
|
struct gpio_bank {
|
|
void __iomem *base;
|
|
void __iomem *base;
|
|
u16 irq;
|
|
u16 irq;
|
|
u16 virtual_irq_start;
|
|
u16 virtual_irq_start;
|
|
int method;
|
|
int method;
|
|
u32 reserved_map;
|
|
u32 reserved_map;
|
|
-#if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
u32 suspend_wakeup;
|
|
u32 suspend_wakeup;
|
|
u32 saved_wakeup;
|
|
u32 saved_wakeup;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
u32 non_wakeup_gpios;
|
|
u32 non_wakeup_gpios;
|
|
u32 enabled_non_wakeup_gpios;
|
|
u32 enabled_non_wakeup_gpios;
|
|
|
|
|
|
@@ -192,48 +206,52 @@ static struct gpio_bank gpio_bank_243x[5] = {
|
|
|
|
|
|
#endif
|
|
#endif
|
|
|
|
|
|
|
|
+#ifdef CONFIG_ARCH_OMAP34XX
|
|
|
|
+static struct gpio_bank gpio_bank_34xx[6] = {
|
|
|
|
+ { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
|
|
|
|
+ { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
|
|
|
|
+ { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
|
|
|
|
+ { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
|
|
|
|
+ { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
|
|
|
|
+ { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+#endif
|
|
|
|
+
|
|
static struct gpio_bank *gpio_bank;
|
|
static struct gpio_bank *gpio_bank;
|
|
static int gpio_bank_count;
|
|
static int gpio_bank_count;
|
|
|
|
|
|
static inline struct gpio_bank *get_gpio_bank(int gpio)
|
|
static inline struct gpio_bank *get_gpio_bank(int gpio)
|
|
{
|
|
{
|
|
-#ifdef CONFIG_ARCH_OMAP15XX
|
|
|
|
if (cpu_is_omap15xx()) {
|
|
if (cpu_is_omap15xx()) {
|
|
if (OMAP_GPIO_IS_MPUIO(gpio))
|
|
if (OMAP_GPIO_IS_MPUIO(gpio))
|
|
return &gpio_bank[0];
|
|
return &gpio_bank[0];
|
|
return &gpio_bank[1];
|
|
return &gpio_bank[1];
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#if defined(CONFIG_ARCH_OMAP16XX)
|
|
|
|
if (cpu_is_omap16xx()) {
|
|
if (cpu_is_omap16xx()) {
|
|
if (OMAP_GPIO_IS_MPUIO(gpio))
|
|
if (OMAP_GPIO_IS_MPUIO(gpio))
|
|
return &gpio_bank[0];
|
|
return &gpio_bank[0];
|
|
return &gpio_bank[1 + (gpio >> 4)];
|
|
return &gpio_bank[1 + (gpio >> 4)];
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP730
|
|
|
|
if (cpu_is_omap730()) {
|
|
if (cpu_is_omap730()) {
|
|
if (OMAP_GPIO_IS_MPUIO(gpio))
|
|
if (OMAP_GPIO_IS_MPUIO(gpio))
|
|
return &gpio_bank[0];
|
|
return &gpio_bank[0];
|
|
return &gpio_bank[1 + (gpio >> 5)];
|
|
return &gpio_bank[1 + (gpio >> 5)];
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
if (cpu_is_omap24xx())
|
|
if (cpu_is_omap24xx())
|
|
return &gpio_bank[gpio >> 5];
|
|
return &gpio_bank[gpio >> 5];
|
|
-#endif
|
|
|
|
|
|
+ if (cpu_is_omap34xx())
|
|
|
|
+ return &gpio_bank[gpio >> 5];
|
|
}
|
|
}
|
|
|
|
|
|
static inline int get_gpio_index(int gpio)
|
|
static inline int get_gpio_index(int gpio)
|
|
{
|
|
{
|
|
-#ifdef CONFIG_ARCH_OMAP730
|
|
|
|
if (cpu_is_omap730())
|
|
if (cpu_is_omap730())
|
|
return gpio & 0x1f;
|
|
return gpio & 0x1f;
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
if (cpu_is_omap24xx())
|
|
if (cpu_is_omap24xx())
|
|
return gpio & 0x1f;
|
|
return gpio & 0x1f;
|
|
-#endif
|
|
|
|
|
|
+ if (cpu_is_omap34xx())
|
|
|
|
+ return gpio & 0x1f;
|
|
return gpio & 0x0f;
|
|
return gpio & 0x0f;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -241,29 +259,21 @@ static inline int gpio_valid(int gpio)
|
|
{
|
|
{
|
|
if (gpio < 0)
|
|
if (gpio < 0)
|
|
return -1;
|
|
return -1;
|
|
-#ifndef CONFIG_ARCH_OMAP24XX
|
|
|
|
- if (OMAP_GPIO_IS_MPUIO(gpio)) {
|
|
|
|
|
|
+ if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
|
|
if (gpio >= OMAP_MAX_GPIO_LINES + 16)
|
|
if (gpio >= OMAP_MAX_GPIO_LINES + 16)
|
|
return -1;
|
|
return -1;
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP15XX
|
|
|
|
if (cpu_is_omap15xx() && gpio < 16)
|
|
if (cpu_is_omap15xx() && gpio < 16)
|
|
return 0;
|
|
return 0;
|
|
-#endif
|
|
|
|
-#if defined(CONFIG_ARCH_OMAP16XX)
|
|
|
|
if ((cpu_is_omap16xx()) && gpio < 64)
|
|
if ((cpu_is_omap16xx()) && gpio < 64)
|
|
return 0;
|
|
return 0;
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP730
|
|
|
|
if (cpu_is_omap730() && gpio < 192)
|
|
if (cpu_is_omap730() && gpio < 192)
|
|
return 0;
|
|
return 0;
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
if (cpu_is_omap24xx() && gpio < 128)
|
|
if (cpu_is_omap24xx() && gpio < 128)
|
|
return 0;
|
|
return 0;
|
|
-#endif
|
|
|
|
|
|
+ if (cpu_is_omap34xx() && gpio < 160)
|
|
|
|
+ return 0;
|
|
return -1;
|
|
return -1;
|
|
}
|
|
}
|
|
|
|
|
|
@@ -303,7 +313,7 @@ static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
|
|
reg += OMAP730_GPIO_DIR_CONTROL;
|
|
reg += OMAP730_GPIO_DIR_CONTROL;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
reg += OMAP24XX_GPIO_OE;
|
|
reg += OMAP24XX_GPIO_OE;
|
|
break;
|
|
break;
|
|
@@ -377,7 +387,7 @@ static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
|
|
l &= ~(1 << gpio);
|
|
l &= ~(1 << gpio);
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
if (enable)
|
|
if (enable)
|
|
reg += OMAP24XX_GPIO_SETDATAOUT;
|
|
reg += OMAP24XX_GPIO_SETDATAOUT;
|
|
@@ -435,7 +445,7 @@ int omap_get_gpio_datain(int gpio)
|
|
reg += OMAP730_GPIO_DATA_INPUT;
|
|
reg += OMAP730_GPIO_DATA_INPUT;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
reg += OMAP24XX_GPIO_DATAIN;
|
|
reg += OMAP24XX_GPIO_DATAIN;
|
|
break;
|
|
break;
|
|
@@ -455,8 +465,50 @@ do { \
|
|
__raw_writel(l, base + reg); \
|
|
__raw_writel(l, base + reg); \
|
|
} while(0)
|
|
} while(0)
|
|
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
-static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
|
|
|
|
|
|
+void omap_set_gpio_debounce(int gpio, int enable)
|
|
|
|
+{
|
|
|
|
+ struct gpio_bank *bank;
|
|
|
|
+ void __iomem *reg;
|
|
|
|
+ u32 val, l = 1 << get_gpio_index(gpio);
|
|
|
|
+
|
|
|
|
+ if (cpu_class_is_omap1())
|
|
|
|
+ return;
|
|
|
|
+
|
|
|
|
+ bank = get_gpio_bank(gpio);
|
|
|
|
+ reg = bank->base;
|
|
|
|
+
|
|
|
|
+ reg += OMAP24XX_GPIO_DEBOUNCE_EN;
|
|
|
|
+ val = __raw_readl(reg);
|
|
|
|
+
|
|
|
|
+ if (enable)
|
|
|
|
+ val |= l;
|
|
|
|
+ else
|
|
|
|
+ val &= ~l;
|
|
|
|
+
|
|
|
|
+ __raw_writel(val, reg);
|
|
|
|
+}
|
|
|
|
+EXPORT_SYMBOL(omap_set_gpio_debounce);
|
|
|
|
+
|
|
|
|
+void omap_set_gpio_debounce_time(int gpio, int enc_time)
|
|
|
|
+{
|
|
|
|
+ struct gpio_bank *bank;
|
|
|
|
+ void __iomem *reg;
|
|
|
|
+
|
|
|
|
+ if (cpu_class_is_omap1())
|
|
|
|
+ return;
|
|
|
|
+
|
|
|
|
+ bank = get_gpio_bank(gpio);
|
|
|
|
+ reg = bank->base;
|
|
|
|
+
|
|
|
|
+ enc_time &= 0xff;
|
|
|
|
+ reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
|
|
|
|
+ __raw_writel(enc_time, reg);
|
|
|
|
+}
|
|
|
|
+EXPORT_SYMBOL(omap_set_gpio_debounce_time);
|
|
|
|
+
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
|
|
+static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
|
|
|
|
+ int trigger)
|
|
{
|
|
{
|
|
void __iomem *base = bank->base;
|
|
void __iomem *base = bank->base;
|
|
u32 gpio_bit = 1 << gpio;
|
|
u32 gpio_bit = 1 << gpio;
|
|
@@ -469,19 +521,25 @@ static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, in
|
|
trigger & __IRQT_RISEDGE);
|
|
trigger & __IRQT_RISEDGE);
|
|
MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
|
|
MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
|
|
trigger & __IRQT_FALEDGE);
|
|
trigger & __IRQT_FALEDGE);
|
|
|
|
+
|
|
if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
|
|
if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
|
|
if (trigger != 0)
|
|
if (trigger != 0)
|
|
- __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
|
|
|
|
|
|
+ __raw_writel(1 << gpio, bank->base
|
|
|
|
+ + OMAP24XX_GPIO_SETWKUENA);
|
|
else
|
|
else
|
|
- __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
|
|
|
|
|
|
+ __raw_writel(1 << gpio, bank->base
|
|
|
|
+ + OMAP24XX_GPIO_CLEARWKUENA);
|
|
} else {
|
|
} else {
|
|
if (trigger != 0)
|
|
if (trigger != 0)
|
|
bank->enabled_non_wakeup_gpios |= gpio_bit;
|
|
bank->enabled_non_wakeup_gpios |= gpio_bit;
|
|
else
|
|
else
|
|
bank->enabled_non_wakeup_gpios &= ~gpio_bit;
|
|
bank->enabled_non_wakeup_gpios &= ~gpio_bit;
|
|
}
|
|
}
|
|
- /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
|
|
|
|
- * triggering requested. */
|
|
|
|
|
|
+
|
|
|
|
+ /*
|
|
|
|
+ * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
|
|
|
|
+ * level triggering requested.
|
|
|
|
+ */
|
|
}
|
|
}
|
|
#endif
|
|
#endif
|
|
|
|
|
|
@@ -547,7 +605,7 @@ static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
|
|
goto bad;
|
|
goto bad;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
set_24xx_gpio_triggering(bank, gpio, trigger);
|
|
set_24xx_gpio_triggering(bank, gpio, trigger);
|
|
break;
|
|
break;
|
|
@@ -567,7 +625,7 @@ static int gpio_irq_type(unsigned irq, unsigned type)
|
|
unsigned gpio;
|
|
unsigned gpio;
|
|
int retval;
|
|
int retval;
|
|
|
|
|
|
- if (!cpu_is_omap24xx() && irq > IH_MPUIO_BASE)
|
|
|
|
|
|
+ if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
|
|
gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
|
|
gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
|
|
else
|
|
else
|
|
gpio = irq - IH_GPIO_BASE;
|
|
gpio = irq - IH_GPIO_BASE;
|
|
@@ -579,7 +637,7 @@ static int gpio_irq_type(unsigned irq, unsigned type)
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
/* OMAP1 allows only only edge triggering */
|
|
/* OMAP1 allows only only edge triggering */
|
|
- if (!cpu_is_omap24xx()
|
|
|
|
|
|
+ if (!cpu_class_is_omap2()
|
|
&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
|
|
&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
|
|
return -EINVAL;
|
|
return -EINVAL;
|
|
|
|
|
|
@@ -620,7 +678,7 @@ static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
|
|
reg += OMAP730_GPIO_INT_STATUS;
|
|
reg += OMAP730_GPIO_INT_STATUS;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
reg += OMAP24XX_GPIO_IRQSTATUS1;
|
|
reg += OMAP24XX_GPIO_IRQSTATUS1;
|
|
break;
|
|
break;
|
|
@@ -632,8 +690,10 @@ static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
|
|
__raw_writel(gpio_mask, reg);
|
|
__raw_writel(gpio_mask, reg);
|
|
|
|
|
|
/* Workaround for clearing DSP GPIO interrupts to allow retention */
|
|
/* Workaround for clearing DSP GPIO interrupts to allow retention */
|
|
- if (cpu_is_omap2420())
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
|
|
+ if (cpu_is_omap24xx() || cpu_is_omap34xx())
|
|
__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
|
|
__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
|
|
|
|
+#endif
|
|
}
|
|
}
|
|
|
|
|
|
static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
|
|
static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
|
|
@@ -676,7 +736,7 @@ static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
|
|
inv = 1;
|
|
inv = 1;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
reg += OMAP24XX_GPIO_IRQENABLE1;
|
|
reg += OMAP24XX_GPIO_IRQENABLE1;
|
|
mask = 0xffffffff;
|
|
mask = 0xffffffff;
|
|
@@ -739,7 +799,7 @@ static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enab
|
|
l |= gpio_mask;
|
|
l |= gpio_mask;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
if (enable)
|
|
if (enable)
|
|
reg += OMAP24XX_GPIO_SETIRQENABLE1;
|
|
reg += OMAP24XX_GPIO_SETIRQENABLE1;
|
|
@@ -785,7 +845,7 @@ static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
|
|
spin_unlock(&bank->lock);
|
|
spin_unlock(&bank->lock);
|
|
return 0;
|
|
return 0;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
if (bank->non_wakeup_gpios & (1 << gpio)) {
|
|
if (bank->non_wakeup_gpios & (1 << gpio)) {
|
|
printk(KERN_ERR "Unable to modify wakeup on "
|
|
printk(KERN_ERR "Unable to modify wakeup on "
|
|
@@ -891,7 +951,7 @@ void omap_free_gpio(int gpio)
|
|
__raw_writel(1 << get_gpio_index(gpio), reg);
|
|
__raw_writel(1 << get_gpio_index(gpio), reg);
|
|
}
|
|
}
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
if (bank->method == METHOD_GPIO_24XX) {
|
|
if (bank->method == METHOD_GPIO_24XX) {
|
|
/* Disable wake-up during idle for dynamic tick */
|
|
/* Disable wake-up during idle for dynamic tick */
|
|
void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
|
|
void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
|
|
@@ -940,7 +1000,7 @@ static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
|
|
if (bank->method == METHOD_GPIO_730)
|
|
if (bank->method == METHOD_GPIO_730)
|
|
isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
|
|
isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
if (bank->method == METHOD_GPIO_24XX)
|
|
if (bank->method == METHOD_GPIO_24XX)
|
|
isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
|
|
isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
|
|
#endif
|
|
#endif
|
|
@@ -954,7 +1014,7 @@ static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
|
|
if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
|
|
if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
|
|
isr &= 0x0000ffff;
|
|
isr &= 0x0000ffff;
|
|
|
|
|
|
- if (cpu_is_omap24xx()) {
|
|
|
|
|
|
+ if (cpu_class_is_omap2()) {
|
|
level_mask =
|
|
level_mask =
|
|
__raw_readl(bank->base +
|
|
__raw_readl(bank->base +
|
|
OMAP24XX_GPIO_LEVELDETECT0) |
|
|
OMAP24XX_GPIO_LEVELDETECT0) |
|
|
@@ -1023,7 +1083,7 @@ static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
|
|
- if (cpu_is_omap24xx()) {
|
|
|
|
|
|
+ if (cpu_class_is_omap2()) {
|
|
/* clear level sensitive interrupts after handler(s) */
|
|
/* clear level sensitive interrupts after handler(s) */
|
|
_enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
|
|
_enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
|
|
_clear_gpio_irqbank(bank, isr_saved & level_mask);
|
|
_clear_gpio_irqbank(bank, isr_saved & level_mask);
|
|
@@ -1199,21 +1259,35 @@ static inline void mpuio_init(void) {}
|
|
/*---------------------------------------------------------------------*/
|
|
/*---------------------------------------------------------------------*/
|
|
|
|
|
|
static int initialized;
|
|
static int initialized;
|
|
|
|
+#if !defined(CONFIG_ARCH_OMAP3)
|
|
static struct clk * gpio_ick;
|
|
static struct clk * gpio_ick;
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP2)
|
|
static struct clk * gpio_fck;
|
|
static struct clk * gpio_fck;
|
|
|
|
+#endif
|
|
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP2430
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP2430)
|
|
static struct clk * gpio5_ick;
|
|
static struct clk * gpio5_ick;
|
|
static struct clk * gpio5_fck;
|
|
static struct clk * gpio5_fck;
|
|
#endif
|
|
#endif
|
|
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP3)
|
|
|
|
+static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
|
|
|
|
+static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
|
|
|
|
+#endif
|
|
|
|
+
|
|
static int __init _omap_gpio_init(void)
|
|
static int __init _omap_gpio_init(void)
|
|
{
|
|
{
|
|
int i;
|
|
int i;
|
|
struct gpio_bank *bank;
|
|
struct gpio_bank *bank;
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP3)
|
|
|
|
+ char clk_name[11];
|
|
|
|
+#endif
|
|
|
|
|
|
initialized = 1;
|
|
initialized = 1;
|
|
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP1)
|
|
if (cpu_is_omap15xx()) {
|
|
if (cpu_is_omap15xx()) {
|
|
gpio_ick = clk_get(NULL, "arm_gpio_ck");
|
|
gpio_ick = clk_get(NULL, "arm_gpio_ck");
|
|
if (IS_ERR(gpio_ick))
|
|
if (IS_ERR(gpio_ick))
|
|
@@ -1221,7 +1295,9 @@ static int __init _omap_gpio_init(void)
|
|
else
|
|
else
|
|
clk_enable(gpio_ick);
|
|
clk_enable(gpio_ick);
|
|
}
|
|
}
|
|
- if (cpu_is_omap24xx()) {
|
|
|
|
|
|
+#endif
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP2)
|
|
|
|
+ if (cpu_class_is_omap2()) {
|
|
gpio_ick = clk_get(NULL, "gpios_ick");
|
|
gpio_ick = clk_get(NULL, "gpios_ick");
|
|
if (IS_ERR(gpio_ick))
|
|
if (IS_ERR(gpio_ick))
|
|
printk("Could not get gpios_ick\n");
|
|
printk("Could not get gpios_ick\n");
|
|
@@ -1234,9 +1310,9 @@ static int __init _omap_gpio_init(void)
|
|
clk_enable(gpio_fck);
|
|
clk_enable(gpio_fck);
|
|
|
|
|
|
/*
|
|
/*
|
|
- * On 2430 GPIO 5 uses CORE L4 ICLK
|
|
|
|
|
|
+ * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
|
|
*/
|
|
*/
|
|
-#ifdef CONFIG_ARCH_OMAP2430
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP2430)
|
|
if (cpu_is_omap2430()) {
|
|
if (cpu_is_omap2430()) {
|
|
gpio5_ick = clk_get(NULL, "gpio5_ick");
|
|
gpio5_ick = clk_get(NULL, "gpio5_ick");
|
|
if (IS_ERR(gpio5_ick))
|
|
if (IS_ERR(gpio5_ick))
|
|
@@ -1250,7 +1326,28 @@ static int __init _omap_gpio_init(void)
|
|
clk_enable(gpio5_fck);
|
|
clk_enable(gpio5_fck);
|
|
}
|
|
}
|
|
#endif
|
|
#endif
|
|
-}
|
|
|
|
|
|
+ }
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP3)
|
|
|
|
+ if (cpu_is_omap34xx()) {
|
|
|
|
+ for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
|
|
|
|
+ sprintf(clk_name, "gpio%d_ick", i + 1);
|
|
|
|
+ gpio_iclks[i] = clk_get(NULL, clk_name);
|
|
|
|
+ if (IS_ERR(gpio_iclks[i]))
|
|
|
|
+ printk(KERN_ERR "Could not get %s\n", clk_name);
|
|
|
|
+ else
|
|
|
|
+ clk_enable(gpio_iclks[i]);
|
|
|
|
+ sprintf(clk_name, "gpio%d_fck", i + 1);
|
|
|
|
+ gpio_fclks[i] = clk_get(NULL, clk_name);
|
|
|
|
+ if (IS_ERR(gpio_fclks[i]))
|
|
|
|
+ printk(KERN_ERR "Could not get %s\n", clk_name);
|
|
|
|
+ else
|
|
|
|
+ clk_enable(gpio_fclks[i]);
|
|
|
|
+ }
|
|
|
|
+ }
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP15XX
|
|
#ifdef CONFIG_ARCH_OMAP15XX
|
|
if (cpu_is_omap15xx()) {
|
|
if (cpu_is_omap15xx()) {
|
|
@@ -1297,6 +1394,17 @@ static int __init _omap_gpio_init(void)
|
|
printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
|
|
printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
|
|
(rev >> 4) & 0x0f, rev & 0x0f);
|
|
(rev >> 4) & 0x0f, rev & 0x0f);
|
|
}
|
|
}
|
|
|
|
+#endif
|
|
|
|
+#ifdef CONFIG_ARCH_OMAP34XX
|
|
|
|
+ if (cpu_is_omap34xx()) {
|
|
|
|
+ int rev;
|
|
|
|
+
|
|
|
|
+ gpio_bank_count = OMAP34XX_NR_GPIOS;
|
|
|
|
+ gpio_bank = gpio_bank_34xx;
|
|
|
|
+ rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
|
|
|
|
+ printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
|
|
|
|
+ (rev >> 4) & 0x0f, rev & 0x0f);
|
|
|
|
+ }
|
|
#endif
|
|
#endif
|
|
for (i = 0; i < gpio_bank_count; i++) {
|
|
for (i = 0; i < gpio_bank_count; i++) {
|
|
int j, gpio_count = 16;
|
|
int j, gpio_count = 16;
|
|
@@ -1307,28 +1415,23 @@ static int __init _omap_gpio_init(void)
|
|
spin_lock_init(&bank->lock);
|
|
spin_lock_init(&bank->lock);
|
|
if (bank_is_mpuio(bank))
|
|
if (bank_is_mpuio(bank))
|
|
omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
|
|
omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
|
|
-#ifdef CONFIG_ARCH_OMAP15XX
|
|
|
|
- if (bank->method == METHOD_GPIO_1510) {
|
|
|
|
|
|
+ if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
|
|
__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
|
|
__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
|
|
__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
|
|
__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#if defined(CONFIG_ARCH_OMAP16XX)
|
|
|
|
- if (bank->method == METHOD_GPIO_1610) {
|
|
|
|
|
|
+ if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
|
|
__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
|
|
__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
|
|
__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
|
|
__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
|
|
__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
|
|
__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP730
|
|
|
|
- if (bank->method == METHOD_GPIO_730) {
|
|
|
|
|
|
+ if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
|
|
__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
|
|
__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
|
|
__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
|
|
__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
|
|
|
|
|
|
gpio_count = 32; /* 730 has 32-bit GPIOs */
|
|
gpio_count = 32; /* 730 has 32-bit GPIOs */
|
|
}
|
|
}
|
|
-#endif
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
if (bank->method == METHOD_GPIO_24XX) {
|
|
if (bank->method == METHOD_GPIO_24XX) {
|
|
static const u32 non_wakeup_gpios[] = {
|
|
static const u32 non_wakeup_gpios[] = {
|
|
0xe203ffc0, 0x08700040
|
|
0xe203ffc0, 0x08700040
|
|
@@ -1364,21 +1467,21 @@ static int __init _omap_gpio_init(void)
|
|
if (cpu_is_omap16xx())
|
|
if (cpu_is_omap16xx())
|
|
omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
|
|
omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
|
|
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
/* Enable autoidle for the OCP interface */
|
|
/* Enable autoidle for the OCP interface */
|
|
if (cpu_is_omap24xx())
|
|
if (cpu_is_omap24xx())
|
|
omap_writel(1 << 0, 0x48019010);
|
|
omap_writel(1 << 0, 0x48019010);
|
|
-#endif
|
|
|
|
|
|
+ if (cpu_is_omap34xx())
|
|
|
|
+ omap_writel(1 << 0, 0x48306814);
|
|
|
|
|
|
return 0;
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
|
|
-#if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
|
|
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
|
|
{
|
|
{
|
|
int i;
|
|
int i;
|
|
|
|
|
|
- if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
|
|
|
|
|
|
+ if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
|
|
return 0;
|
|
return 0;
|
|
|
|
|
|
for (i = 0; i < gpio_bank_count; i++) {
|
|
for (i = 0; i < gpio_bank_count; i++) {
|
|
@@ -1395,7 +1498,7 @@ static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
|
|
wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
|
|
wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
|
|
wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
|
|
wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
|
|
wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
|
|
@@ -1435,7 +1538,7 @@ static int omap_gpio_resume(struct sys_device *dev)
|
|
wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
|
|
wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
|
|
break;
|
|
break;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
case METHOD_GPIO_24XX:
|
|
case METHOD_GPIO_24XX:
|
|
wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
|
|
wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
|
|
wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
|
|
wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
|
|
@@ -1467,7 +1570,7 @@ static struct sys_device omap_gpio_device = {
|
|
|
|
|
|
#endif
|
|
#endif
|
|
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
|
|
|
|
static int workaround_enabled;
|
|
static int workaround_enabled;
|
|
|
|
|
|
@@ -1483,15 +1586,19 @@ void omap2_gpio_prepare_for_retention(void)
|
|
|
|
|
|
if (!(bank->enabled_non_wakeup_gpios))
|
|
if (!(bank->enabled_non_wakeup_gpios))
|
|
continue;
|
|
continue;
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
|
|
bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
|
|
l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
|
|
l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
|
|
l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
|
|
l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
|
|
|
|
+#endif
|
|
bank->saved_fallingdetect = l1;
|
|
bank->saved_fallingdetect = l1;
|
|
bank->saved_risingdetect = l2;
|
|
bank->saved_risingdetect = l2;
|
|
l1 &= ~bank->enabled_non_wakeup_gpios;
|
|
l1 &= ~bank->enabled_non_wakeup_gpios;
|
|
l2 &= ~bank->enabled_non_wakeup_gpios;
|
|
l2 &= ~bank->enabled_non_wakeup_gpios;
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
|
|
__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
|
|
__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
|
|
__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
|
|
|
|
+#endif
|
|
c++;
|
|
c++;
|
|
}
|
|
}
|
|
if (!c) {
|
|
if (!c) {
|
|
@@ -1513,26 +1620,31 @@ void omap2_gpio_resume_after_retention(void)
|
|
|
|
|
|
if (!(bank->enabled_non_wakeup_gpios))
|
|
if (!(bank->enabled_non_wakeup_gpios))
|
|
continue;
|
|
continue;
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
__raw_writel(bank->saved_fallingdetect,
|
|
__raw_writel(bank->saved_fallingdetect,
|
|
bank->base + OMAP24XX_GPIO_FALLINGDETECT);
|
|
bank->base + OMAP24XX_GPIO_FALLINGDETECT);
|
|
__raw_writel(bank->saved_risingdetect,
|
|
__raw_writel(bank->saved_risingdetect,
|
|
bank->base + OMAP24XX_GPIO_RISINGDETECT);
|
|
bank->base + OMAP24XX_GPIO_RISINGDETECT);
|
|
|
|
+#endif
|
|
/* Check if any of the non-wakeup interrupt GPIOs have changed
|
|
/* Check if any of the non-wakeup interrupt GPIOs have changed
|
|
* state. If so, generate an IRQ by software. This is
|
|
* state. If so, generate an IRQ by software. This is
|
|
* horribly racy, but it's the best we can do to work around
|
|
* horribly racy, but it's the best we can do to work around
|
|
* this silicon bug. */
|
|
* this silicon bug. */
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
|
|
l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
|
|
|
|
+#endif
|
|
l ^= bank->saved_datain;
|
|
l ^= bank->saved_datain;
|
|
l &= bank->non_wakeup_gpios;
|
|
l &= bank->non_wakeup_gpios;
|
|
if (l) {
|
|
if (l) {
|
|
u32 old0, old1;
|
|
u32 old0, old1;
|
|
-
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
|
|
old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
|
|
old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
|
|
old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
|
|
__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
|
|
__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
|
|
__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
|
|
__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
|
|
__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
|
|
__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
|
|
__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
|
|
__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
|
|
|
|
+#endif
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
|
|
@@ -1561,8 +1673,8 @@ static int __init omap_gpio_sysinit(void)
|
|
|
|
|
|
mpuio_init();
|
|
mpuio_init();
|
|
|
|
|
|
-#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
|
|
|
|
- if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
|
|
|
|
|
|
+#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
|
|
|
|
+ if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
|
|
if (ret == 0) {
|
|
if (ret == 0) {
|
|
ret = sysdev_class_register(&omap_gpio_sysclass);
|
|
ret = sysdev_class_register(&omap_gpio_sysclass);
|
|
if (ret == 0)
|
|
if (ret == 0)
|
|
@@ -1624,7 +1736,7 @@ static int dbg_gpio_show(struct seq_file *s, void *unused)
|
|
|
|
|
|
if (bank_is_mpuio(bank))
|
|
if (bank_is_mpuio(bank))
|
|
gpio = OMAP_MPUIO(0);
|
|
gpio = OMAP_MPUIO(0);
|
|
- else if (cpu_is_omap24xx() || cpu_is_omap730())
|
|
|
|
|
|
+ else if (cpu_class_is_omap2() || cpu_is_omap730())
|
|
bankwidth = 32;
|
|
bankwidth = 32;
|
|
|
|
|
|
for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
|
|
for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
|