|
@@ -76,7 +76,7 @@
|
|
|
#define MX31_RTIC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xec000)
|
|
|
|
|
|
#define MX31_ROMP_BASE_ADDR 0x60000000
|
|
|
-#define MX31_ROMP_BASE_ADDR_VIRT 0xfc500000
|
|
|
+#define MX31_ROMP_BASE_ADDR_VIRT IOMEM(0xfc500000)
|
|
|
#define MX31_ROMP_SIZE SZ_1M
|
|
|
|
|
|
#define MX31_AVIC_BASE_ADDR 0x68000000
|
|
@@ -92,11 +92,11 @@
|
|
|
#define MX31_CS3_BASE_ADDR 0xb2000000
|
|
|
|
|
|
#define MX31_CS4_BASE_ADDR 0xb4000000
|
|
|
-#define MX31_CS4_BASE_ADDR_VIRT 0xf6000000
|
|
|
+#define MX31_CS4_BASE_ADDR_VIRT IOMEM(0xf6000000)
|
|
|
#define MX31_CS4_SIZE SZ_32M
|
|
|
|
|
|
#define MX31_CS5_BASE_ADDR 0xb6000000
|
|
|
-#define MX31_CS5_BASE_ADDR_VIRT 0xf8000000
|
|
|
+#define MX31_CS5_BASE_ADDR_VIRT IOMEM(0xf8000000)
|
|
|
#define MX31_CS5_SIZE SZ_32M
|
|
|
|
|
|
#define MX31_X_MEMC_BASE_ADDR 0xb8000000
|