|
@@ -32,7 +32,6 @@
|
|
|
*/
|
|
|
#define FREQ ((MCF_CLK / 2) / 64)
|
|
|
#define TA(a) (MCF_IPSBAR + MCFPIT_BASE1 + (a))
|
|
|
-#define INTC0 (MCF_IPSBAR + MCFICM_INTC0)
|
|
|
#define PIT_CYCLES_PER_JIFFY (FREQ / HZ)
|
|
|
|
|
|
static u32 pit_cnt;
|
|
@@ -154,8 +153,6 @@ static struct clocksource pit_clk = {
|
|
|
|
|
|
void hw_timer_init(void)
|
|
|
{
|
|
|
- u32 imr;
|
|
|
-
|
|
|
cf_pit_clockevent.cpumask = cpumask_of(smp_processor_id());
|
|
|
cf_pit_clockevent.mult = div_sc(FREQ, NSEC_PER_SEC, 32);
|
|
|
cf_pit_clockevent.max_delta_ns =
|
|
@@ -166,11 +163,6 @@ void hw_timer_init(void)
|
|
|
|
|
|
setup_irq(MCFINT_VECBASE + MCFINT_PIT1, &pit_irq);
|
|
|
|
|
|
- __raw_writeb(ICR_INTRCONF, INTC0 + MCFINTC_ICR0 + MCFINT_PIT1);
|
|
|
- imr = __raw_readl(INTC0 + MCFPIT_IMR);
|
|
|
- imr &= ~MCFPIT_IMR_IBIT;
|
|
|
- __raw_writel(imr, INTC0 + MCFPIT_IMR);
|
|
|
-
|
|
|
pit_clk.mult = clocksource_hz2mult(FREQ, pit_clk.shift);
|
|
|
clocksource_register(&pit_clk);
|
|
|
}
|