|
@@ -153,8 +153,14 @@ static struct event_constraint intel_gen_event_constraints[] __read_mostly =
|
|
|
};
|
|
|
|
|
|
static struct extra_reg intel_snb_extra_regs[] __read_mostly = {
|
|
|
- INTEL_EVENT_EXTRA_REG(0xb7, MSR_OFFCORE_RSP_0, 0x3fffffffffull, RSP_0),
|
|
|
- INTEL_EVENT_EXTRA_REG(0xbb, MSR_OFFCORE_RSP_1, 0x3fffffffffull, RSP_1),
|
|
|
+ INTEL_EVENT_EXTRA_REG(0xb7, MSR_OFFCORE_RSP_0, 0x3f807f8fffull, RSP_0),
|
|
|
+ INTEL_EVENT_EXTRA_REG(0xbb, MSR_OFFCORE_RSP_1, 0x3f807f8fffull, RSP_1),
|
|
|
+ EVENT_EXTRA_END
|
|
|
+};
|
|
|
+
|
|
|
+static struct extra_reg intel_snbep_extra_regs[] __read_mostly = {
|
|
|
+ INTEL_EVENT_EXTRA_REG(0xb7, MSR_OFFCORE_RSP_0, 0x3fffff8fffull, RSP_0),
|
|
|
+ INTEL_EVENT_EXTRA_REG(0xbb, MSR_OFFCORE_RSP_1, 0x3fffff8fffull, RSP_1),
|
|
|
EVENT_EXTRA_END
|
|
|
};
|
|
|
|
|
@@ -2097,7 +2103,10 @@ __init int intel_pmu_init(void)
|
|
|
x86_pmu.event_constraints = intel_snb_event_constraints;
|
|
|
x86_pmu.pebs_constraints = intel_snb_pebs_event_constraints;
|
|
|
x86_pmu.pebs_aliases = intel_pebs_aliases_snb;
|
|
|
- x86_pmu.extra_regs = intel_snb_extra_regs;
|
|
|
+ if (boot_cpu_data.x86_model == 45)
|
|
|
+ x86_pmu.extra_regs = intel_snbep_extra_regs;
|
|
|
+ else
|
|
|
+ x86_pmu.extra_regs = intel_snb_extra_regs;
|
|
|
/* all extra regs are per-cpu when HT is on */
|
|
|
x86_pmu.er_flags |= ERF_HAS_RSP_1;
|
|
|
x86_pmu.er_flags |= ERF_NO_HT_SHARING;
|
|
@@ -2123,7 +2132,10 @@ __init int intel_pmu_init(void)
|
|
|
x86_pmu.event_constraints = intel_ivb_event_constraints;
|
|
|
x86_pmu.pebs_constraints = intel_ivb_pebs_event_constraints;
|
|
|
x86_pmu.pebs_aliases = intel_pebs_aliases_snb;
|
|
|
- x86_pmu.extra_regs = intel_snb_extra_regs;
|
|
|
+ if (boot_cpu_data.x86_model == 62)
|
|
|
+ x86_pmu.extra_regs = intel_snbep_extra_regs;
|
|
|
+ else
|
|
|
+ x86_pmu.extra_regs = intel_snb_extra_regs;
|
|
|
/* all extra regs are per-cpu when HT is on */
|
|
|
x86_pmu.er_flags |= ERF_HAS_RSP_1;
|
|
|
x86_pmu.er_flags |= ERF_NO_HT_SHARING;
|