|
@@ -944,12 +944,13 @@ static u64 get_error_address(struct mce *m)
|
|
|
|
|
|
static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
|
|
|
{
|
|
|
+ struct cpuinfo_x86 *c = &boot_cpu_data;
|
|
|
int off = range << 3;
|
|
|
|
|
|
amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
|
|
|
amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
|
|
|
|
|
|
- if (boot_cpu_data.x86 == 0xf)
|
|
|
+ if (c->x86 == 0xf)
|
|
|
return;
|
|
|
|
|
|
if (!dram_rw(pvt, range))
|
|
@@ -957,6 +958,31 @@ static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
|
|
|
|
|
|
amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
|
|
|
amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
|
|
|
+
|
|
|
+ /* Factor in CC6 save area by reading dst node's limit reg */
|
|
|
+ if (c->x86 == 0x15) {
|
|
|
+ struct pci_dev *f1 = NULL;
|
|
|
+ u8 nid = dram_dst_node(pvt, range);
|
|
|
+ u32 llim;
|
|
|
+
|
|
|
+ f1 = pci_get_domain_bus_and_slot(0, 0, PCI_DEVFN(0x18 + nid, 1));
|
|
|
+ if (WARN_ON(!f1))
|
|
|
+ return;
|
|
|
+
|
|
|
+ amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
|
|
|
+
|
|
|
+ pvt->ranges[range].lim.lo &= GENMASK(0, 15);
|
|
|
+
|
|
|
+ /* {[39:27],111b} */
|
|
|
+ pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
|
|
|
+
|
|
|
+ pvt->ranges[range].lim.hi &= GENMASK(0, 7);
|
|
|
+
|
|
|
+ /* [47:40] */
|
|
|
+ pvt->ranges[range].lim.hi |= llim >> 13;
|
|
|
+
|
|
|
+ pci_dev_put(f1);
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
|