|
@@ -68,24 +68,6 @@
|
|
|
#define for_each_irq_pin(entry, head) \
|
|
|
for (entry = head; entry; entry = entry->next)
|
|
|
|
|
|
-static void __init __ioapic_init_mappings(void);
|
|
|
-
|
|
|
-static unsigned int __io_apic_read (unsigned int apic, unsigned int reg);
|
|
|
-static void __io_apic_write (unsigned int apic, unsigned int reg, unsigned int val);
|
|
|
-static void __io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
|
|
|
-
|
|
|
-static struct io_apic_ops io_apic_ops = {
|
|
|
- .init = __ioapic_init_mappings,
|
|
|
- .read = __io_apic_read,
|
|
|
- .write = __io_apic_write,
|
|
|
- .modify = __io_apic_modify,
|
|
|
-};
|
|
|
-
|
|
|
-void __init set_io_apic_ops(const struct io_apic_ops *ops)
|
|
|
-{
|
|
|
- io_apic_ops = *ops;
|
|
|
-}
|
|
|
-
|
|
|
#ifdef CONFIG_IRQ_REMAP
|
|
|
static void irq_remap_modify_chip_defaults(struct irq_chip *chip);
|
|
|
static inline bool irq_remapped(struct irq_cfg *cfg)
|
|
@@ -329,21 +311,6 @@ static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
|
|
|
irq_free_desc(at);
|
|
|
}
|
|
|
|
|
|
-static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
|
|
|
-{
|
|
|
- return io_apic_ops.read(apic, reg);
|
|
|
-}
|
|
|
-
|
|
|
-static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
|
|
|
-{
|
|
|
- io_apic_ops.write(apic, reg, value);
|
|
|
-}
|
|
|
-
|
|
|
-static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
|
|
|
-{
|
|
|
- io_apic_ops.modify(apic, reg, value);
|
|
|
-}
|
|
|
-
|
|
|
|
|
|
struct io_apic {
|
|
|
unsigned int index;
|
|
@@ -365,14 +332,14 @@ static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
|
|
|
writel(vector, &io_apic->eoi);
|
|
|
}
|
|
|
|
|
|
-static unsigned int __io_apic_read(unsigned int apic, unsigned int reg)
|
|
|
+unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
|
|
|
{
|
|
|
struct io_apic __iomem *io_apic = io_apic_base(apic);
|
|
|
writel(reg, &io_apic->index);
|
|
|
return readl(&io_apic->data);
|
|
|
}
|
|
|
|
|
|
-static void __io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
|
|
|
+void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
|
|
|
{
|
|
|
struct io_apic __iomem *io_apic = io_apic_base(apic);
|
|
|
|
|
@@ -386,7 +353,7 @@ static void __io_apic_write(unsigned int apic, unsigned int reg, unsigned int va
|
|
|
*
|
|
|
* Older SiS APIC requires we rewrite the index register
|
|
|
*/
|
|
|
-static void __io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
|
|
|
+void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
|
|
|
{
|
|
|
struct io_apic __iomem *io_apic = io_apic_base(apic);
|
|
|
|
|
@@ -395,29 +362,6 @@ static void __io_apic_modify(unsigned int apic, unsigned int reg, unsigned int v
|
|
|
writel(value, &io_apic->data);
|
|
|
}
|
|
|
|
|
|
-static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
|
|
|
-{
|
|
|
- struct irq_pin_list *entry;
|
|
|
- unsigned long flags;
|
|
|
-
|
|
|
- raw_spin_lock_irqsave(&ioapic_lock, flags);
|
|
|
- for_each_irq_pin(entry, cfg->irq_2_pin) {
|
|
|
- unsigned int reg;
|
|
|
- int pin;
|
|
|
-
|
|
|
- pin = entry->pin;
|
|
|
- reg = io_apic_read(entry->apic, 0x10 + pin*2);
|
|
|
- /* Is the remote IRR bit set? */
|
|
|
- if (reg & IO_APIC_REDIR_REMOTE_IRR) {
|
|
|
- raw_spin_unlock_irqrestore(&ioapic_lock, flags);
|
|
|
- return true;
|
|
|
- }
|
|
|
- }
|
|
|
- raw_spin_unlock_irqrestore(&ioapic_lock, flags);
|
|
|
-
|
|
|
- return false;
|
|
|
-}
|
|
|
-
|
|
|
union entry_union {
|
|
|
struct { u32 w1, w2; };
|
|
|
struct IO_APIC_route_entry entry;
|
|
@@ -2439,6 +2383,29 @@ static void ack_apic_edge(struct irq_data *data)
|
|
|
atomic_t irq_mis_count;
|
|
|
|
|
|
#ifdef CONFIG_GENERIC_PENDING_IRQ
|
|
|
+static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
|
|
|
+{
|
|
|
+ struct irq_pin_list *entry;
|
|
|
+ unsigned long flags;
|
|
|
+
|
|
|
+ raw_spin_lock_irqsave(&ioapic_lock, flags);
|
|
|
+ for_each_irq_pin(entry, cfg->irq_2_pin) {
|
|
|
+ unsigned int reg;
|
|
|
+ int pin;
|
|
|
+
|
|
|
+ pin = entry->pin;
|
|
|
+ reg = io_apic_read(entry->apic, 0x10 + pin*2);
|
|
|
+ /* Is the remote IRR bit set? */
|
|
|
+ if (reg & IO_APIC_REDIR_REMOTE_IRR) {
|
|
|
+ raw_spin_unlock_irqrestore(&ioapic_lock, flags);
|
|
|
+ return true;
|
|
|
+ }
|
|
|
+ }
|
|
|
+ raw_spin_unlock_irqrestore(&ioapic_lock, flags);
|
|
|
+
|
|
|
+ return false;
|
|
|
+}
|
|
|
+
|
|
|
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
|
|
|
{
|
|
|
/* If we are moving the irq we need to mask it */
|
|
@@ -3756,12 +3723,7 @@ static struct resource * __init ioapic_setup_resources(int nr_ioapics)
|
|
|
return res;
|
|
|
}
|
|
|
|
|
|
-void __init ioapic_and_gsi_init(void)
|
|
|
-{
|
|
|
- io_apic_ops.init();
|
|
|
-}
|
|
|
-
|
|
|
-static void __init __ioapic_init_mappings(void)
|
|
|
+void __init native_io_apic_init_mappings(void)
|
|
|
{
|
|
|
unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
|
|
|
struct resource *ioapic_res;
|