|
@@ -301,7 +301,7 @@ void __init arch_init_irq(void)
|
|
|
/* setup cascade interrupts */
|
|
|
setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_SW_CASCADE, &irq_cascade);
|
|
|
setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_GPIO_CASCADE, &irq_cascade);
|
|
|
- setup_irq(CPU_IRQ_BASE + CPU_EMMA2RH_CASCADE, &irq_cascade);
|
|
|
+ setup_irq(MIPS_CPU_IRQ_BASE + CPU_EMMA2RH_CASCADE, &irq_cascade);
|
|
|
}
|
|
|
|
|
|
asmlinkage void plat_irq_dispatch(void)
|
|
@@ -309,13 +309,13 @@ asmlinkage void plat_irq_dispatch(void)
|
|
|
unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
|
|
|
|
|
|
if (pending & STATUSF_IP7)
|
|
|
- do_IRQ(CPU_IRQ_BASE + 7);
|
|
|
+ do_IRQ(MIPS_CPU_IRQ_BASE + 7);
|
|
|
else if (pending & STATUSF_IP2)
|
|
|
emma2rh_irq_dispatch();
|
|
|
else if (pending & STATUSF_IP1)
|
|
|
- do_IRQ(CPU_IRQ_BASE + 1);
|
|
|
+ do_IRQ(MIPS_CPU_IRQ_BASE + 1);
|
|
|
else if (pending & STATUSF_IP0)
|
|
|
- do_IRQ(CPU_IRQ_BASE + 0);
|
|
|
+ do_IRQ(MIPS_CPU_IRQ_BASE + 0);
|
|
|
else
|
|
|
spurious_interrupt();
|
|
|
}
|