|
@@ -28,9 +28,6 @@
|
|
|
#ifndef __ASM_ARCH_OMAP15XX_IRQS_H
|
|
|
#define __ASM_ARCH_OMAP15XX_IRQS_H
|
|
|
|
|
|
-/* All OMAP4 specific defines are moved to irqs-44xx.h */
|
|
|
-#include "irqs-44xx.h"
|
|
|
-
|
|
|
/*
|
|
|
* IRQ numbers for interrupt handler 1
|
|
|
*
|
|
@@ -242,125 +239,6 @@
|
|
|
#define INT_7XX_DMA_CH15 (62 + IH2_BASE)
|
|
|
#define INT_7XX_NAND (63 + IH2_BASE)
|
|
|
|
|
|
-#define INT_24XX_SYS_NIRQ 7
|
|
|
-#define INT_24XX_SDMA_IRQ0 12
|
|
|
-#define INT_24XX_SDMA_IRQ1 13
|
|
|
-#define INT_24XX_SDMA_IRQ2 14
|
|
|
-#define INT_24XX_SDMA_IRQ3 15
|
|
|
-#define INT_24XX_CAM_IRQ 24
|
|
|
-#define INT_24XX_DSS_IRQ 25
|
|
|
-#define INT_24XX_MAIL_U0_MPU 26
|
|
|
-#define INT_24XX_DSP_UMA 27
|
|
|
-#define INT_24XX_DSP_MMU 28
|
|
|
-#define INT_24XX_GPIO_BANK1 29
|
|
|
-#define INT_24XX_GPIO_BANK2 30
|
|
|
-#define INT_24XX_GPIO_BANK3 31
|
|
|
-#define INT_24XX_GPIO_BANK4 32
|
|
|
-#define INT_24XX_GPIO_BANK5 33
|
|
|
-#define INT_24XX_MAIL_U3_MPU 34
|
|
|
-#define INT_24XX_GPTIMER1 37
|
|
|
-#define INT_24XX_GPTIMER2 38
|
|
|
-#define INT_24XX_GPTIMER3 39
|
|
|
-#define INT_24XX_GPTIMER4 40
|
|
|
-#define INT_24XX_GPTIMER5 41
|
|
|
-#define INT_24XX_GPTIMER6 42
|
|
|
-#define INT_24XX_GPTIMER7 43
|
|
|
-#define INT_24XX_GPTIMER8 44
|
|
|
-#define INT_24XX_GPTIMER9 45
|
|
|
-#define INT_24XX_GPTIMER10 46
|
|
|
-#define INT_24XX_GPTIMER11 47
|
|
|
-#define INT_24XX_GPTIMER12 48
|
|
|
-#define INT_24XX_SHA1MD5 51
|
|
|
-#define INT_24XX_MCBSP4_IRQ_TX 54
|
|
|
-#define INT_24XX_MCBSP4_IRQ_RX 55
|
|
|
-#define INT_24XX_I2C1_IRQ 56
|
|
|
-#define INT_24XX_I2C2_IRQ 57
|
|
|
-#define INT_24XX_HDQ_IRQ 58
|
|
|
-#define INT_24XX_MCBSP1_IRQ_TX 59
|
|
|
-#define INT_24XX_MCBSP1_IRQ_RX 60
|
|
|
-#define INT_24XX_MCBSP2_IRQ_TX 62
|
|
|
-#define INT_24XX_MCBSP2_IRQ_RX 63
|
|
|
-#define INT_24XX_SPI1_IRQ 65
|
|
|
-#define INT_24XX_SPI2_IRQ 66
|
|
|
-#define INT_24XX_UART1_IRQ 72
|
|
|
-#define INT_24XX_UART2_IRQ 73
|
|
|
-#define INT_24XX_UART3_IRQ 74
|
|
|
-#define INT_24XX_USB_IRQ_GEN 75
|
|
|
-#define INT_24XX_USB_IRQ_NISO 76
|
|
|
-#define INT_24XX_USB_IRQ_ISO 77
|
|
|
-#define INT_24XX_USB_IRQ_HGEN 78
|
|
|
-#define INT_24XX_USB_IRQ_HSOF 79
|
|
|
-#define INT_24XX_USB_IRQ_OTG 80
|
|
|
-#define INT_24XX_MCBSP5_IRQ_TX 81
|
|
|
-#define INT_24XX_MCBSP5_IRQ_RX 82
|
|
|
-#define INT_24XX_MMC_IRQ 83
|
|
|
-#define INT_24XX_MMC2_IRQ 86
|
|
|
-#define INT_24XX_MCBSP3_IRQ_TX 89
|
|
|
-#define INT_24XX_MCBSP3_IRQ_RX 90
|
|
|
-#define INT_24XX_SPI3_IRQ 91
|
|
|
-
|
|
|
-#define INT_243X_MCBSP2_IRQ 16
|
|
|
-#define INT_243X_MCBSP3_IRQ 17
|
|
|
-#define INT_243X_MCBSP4_IRQ 18
|
|
|
-#define INT_243X_MCBSP5_IRQ 19
|
|
|
-#define INT_243X_MCBSP1_IRQ 64
|
|
|
-#define INT_243X_HS_USB_MC 92
|
|
|
-#define INT_243X_HS_USB_DMA 93
|
|
|
-#define INT_243X_CARKIT_IRQ 94
|
|
|
-
|
|
|
-#define INT_34XX_BENCH_MPU_EMUL 3
|
|
|
-#define INT_34XX_ST_MCBSP2_IRQ 4
|
|
|
-#define INT_34XX_ST_MCBSP3_IRQ 5
|
|
|
-#define INT_34XX_SSM_ABORT_IRQ 6
|
|
|
-#define INT_34XX_SYS_NIRQ 7
|
|
|
-#define INT_34XX_D2D_FW_IRQ 8
|
|
|
-#define INT_34XX_L3_DBG_IRQ 9
|
|
|
-#define INT_34XX_L3_APP_IRQ 10
|
|
|
-#define INT_34XX_PRCM_MPU_IRQ 11
|
|
|
-#define INT_34XX_MCBSP1_IRQ 16
|
|
|
-#define INT_34XX_MCBSP2_IRQ 17
|
|
|
-#define INT_34XX_GPMC_IRQ 20
|
|
|
-#define INT_34XX_MCBSP3_IRQ 22
|
|
|
-#define INT_34XX_MCBSP4_IRQ 23
|
|
|
-#define INT_34XX_CAM_IRQ 24
|
|
|
-#define INT_34XX_MCBSP5_IRQ 27
|
|
|
-#define INT_34XX_GPIO_BANK1 29
|
|
|
-#define INT_34XX_GPIO_BANK2 30
|
|
|
-#define INT_34XX_GPIO_BANK3 31
|
|
|
-#define INT_34XX_GPIO_BANK4 32
|
|
|
-#define INT_34XX_GPIO_BANK5 33
|
|
|
-#define INT_34XX_GPIO_BANK6 34
|
|
|
-#define INT_34XX_USIM_IRQ 35
|
|
|
-#define INT_34XX_WDT3_IRQ 36
|
|
|
-#define INT_34XX_SPI4_IRQ 48
|
|
|
-#define INT_34XX_SHA1MD52_IRQ 49
|
|
|
-#define INT_34XX_FPKA_READY_IRQ 50
|
|
|
-#define INT_34XX_SHA1MD51_IRQ 51
|
|
|
-#define INT_34XX_RNG_IRQ 52
|
|
|
-#define INT_34XX_I2C3_IRQ 61
|
|
|
-#define INT_34XX_FPKA_ERROR_IRQ 64
|
|
|
-#define INT_34XX_PBIAS_IRQ 75
|
|
|
-#define INT_34XX_OHCI_IRQ 76
|
|
|
-#define INT_34XX_EHCI_IRQ 77
|
|
|
-#define INT_34XX_TLL_IRQ 78
|
|
|
-#define INT_34XX_PARTHASH_IRQ 79
|
|
|
-#define INT_34XX_MMC3_IRQ 94
|
|
|
-#define INT_34XX_GPT12_IRQ 95
|
|
|
-
|
|
|
-#define INT_36XX_UART4_IRQ 80
|
|
|
-
|
|
|
-#define INT_35XX_HECC0_IRQ 24
|
|
|
-#define INT_35XX_HECC1_IRQ 28
|
|
|
-#define INT_35XX_EMAC_C0_RXTHRESH_IRQ 67
|
|
|
-#define INT_35XX_EMAC_C0_RX_PULSE_IRQ 68
|
|
|
-#define INT_35XX_EMAC_C0_TX_PULSE_IRQ 69
|
|
|
-#define INT_35XX_EMAC_C0_MISC_PULSE_IRQ 70
|
|
|
-#define INT_35XX_USBOTG_IRQ 71
|
|
|
-#define INT_35XX_UART4_IRQ 84
|
|
|
-#define INT_35XX_CCDC_VD0_IRQ 88
|
|
|
-#define INT_35XX_CCDC_VD1_IRQ 92
|
|
|
-#define INT_35XX_CCDC_VD2_IRQ 93
|
|
|
-
|
|
|
/* Max. 128 level 2 IRQs (OMAP1610), 192 GPIOs (OMAP730/850) and
|
|
|
* 16 MPUIO lines */
|
|
|
#define OMAP_MAX_GPIO_LINES 192
|
|
@@ -377,66 +255,7 @@
|
|
|
#endif
|
|
|
#define OMAP_FPGA_IRQ_END (OMAP_FPGA_IRQ_BASE + OMAP_FPGA_NR_IRQS)
|
|
|
|
|
|
-/* External TWL4030 can handle interrupts on 2430 and 34xx boards */
|
|
|
-#define TWL4030_IRQ_BASE (OMAP_FPGA_IRQ_END)
|
|
|
-#ifdef CONFIG_TWL4030_CORE
|
|
|
-#define TWL4030_BASE_NR_IRQS 8
|
|
|
-#define TWL4030_PWR_NR_IRQS 8
|
|
|
-#else
|
|
|
-#define TWL4030_BASE_NR_IRQS 0
|
|
|
-#define TWL4030_PWR_NR_IRQS 0
|
|
|
-#endif
|
|
|
-#define TWL4030_IRQ_END (TWL4030_IRQ_BASE + TWL4030_BASE_NR_IRQS)
|
|
|
-#define TWL4030_PWR_IRQ_BASE TWL4030_IRQ_END
|
|
|
-#define TWL4030_PWR_IRQ_END (TWL4030_PWR_IRQ_BASE + TWL4030_PWR_NR_IRQS)
|
|
|
-
|
|
|
-/* External TWL4030 gpio interrupts are optional */
|
|
|
-#define TWL4030_GPIO_IRQ_BASE TWL4030_PWR_IRQ_END
|
|
|
-#ifdef CONFIG_GPIO_TWL4030
|
|
|
-#define TWL4030_GPIO_NR_IRQS 18
|
|
|
-#else
|
|
|
-#define TWL4030_GPIO_NR_IRQS 0
|
|
|
-#endif
|
|
|
-#define TWL4030_GPIO_IRQ_END (TWL4030_GPIO_IRQ_BASE + TWL4030_GPIO_NR_IRQS)
|
|
|
-
|
|
|
-#define TWL6030_IRQ_BASE (OMAP_FPGA_IRQ_END)
|
|
|
-#ifdef CONFIG_TWL4030_CORE
|
|
|
-#define TWL6030_BASE_NR_IRQS 20
|
|
|
-#else
|
|
|
-#define TWL6030_BASE_NR_IRQS 0
|
|
|
-#endif
|
|
|
-#define TWL6030_IRQ_END (TWL6030_IRQ_BASE + TWL6030_BASE_NR_IRQS)
|
|
|
-
|
|
|
-#define TWL6040_CODEC_IRQ_BASE TWL6030_IRQ_END
|
|
|
-#ifdef CONFIG_TWL6040_CODEC
|
|
|
-#define TWL6040_CODEC_NR_IRQS 6
|
|
|
-#else
|
|
|
-#define TWL6040_CODEC_NR_IRQS 0
|
|
|
-#endif
|
|
|
-#define TWL6040_CODEC_IRQ_END (TWL6040_CODEC_IRQ_BASE + TWL6040_CODEC_NR_IRQS)
|
|
|
-
|
|
|
-/* Total number of interrupts depends on the enabled blocks above */
|
|
|
-#if (TWL4030_GPIO_IRQ_END > TWL6040_CODEC_IRQ_END)
|
|
|
-#define TWL_IRQ_END TWL4030_GPIO_IRQ_END
|
|
|
-#else
|
|
|
-#define TWL_IRQ_END TWL6040_CODEC_IRQ_END
|
|
|
-#endif
|
|
|
-
|
|
|
-/* GPMC related */
|
|
|
-#define OMAP_GPMC_IRQ_BASE (TWL_IRQ_END)
|
|
|
-#define OMAP_GPMC_NR_IRQS 8
|
|
|
-#define OMAP_GPMC_IRQ_END (OMAP_GPMC_IRQ_BASE + OMAP_GPMC_NR_IRQS)
|
|
|
-
|
|
|
-/* PRCM IRQ handler */
|
|
|
-#ifdef CONFIG_ARCH_OMAP2PLUS
|
|
|
-#define OMAP_PRCM_IRQ_BASE (OMAP_GPMC_IRQ_END)
|
|
|
-#define OMAP_PRCM_NR_IRQS 64
|
|
|
-#define OMAP_PRCM_IRQ_END (OMAP_PRCM_IRQ_BASE + OMAP_PRCM_NR_IRQS)
|
|
|
-#else
|
|
|
-#define OMAP_PRCM_IRQ_END OMAP_GPMC_IRQ_END
|
|
|
-#endif
|
|
|
-
|
|
|
-#define NR_IRQS OMAP_PRCM_IRQ_END
|
|
|
+#define NR_IRQS OMAP_FPGA_IRQ_END
|
|
|
|
|
|
#define OMAP_IRQ_BIT(irq) (1 << ((irq) % 32))
|
|
|
|