|
@@ -51,8 +51,8 @@
|
|
|
#define S3C6400_CLKDIV0_HCLK_SHIFT (8)
|
|
|
#define S3C6400_CLKDIV0_MPLL_MASK (0x1 << 4)
|
|
|
#define S3C6400_CLKDIV0_MPLL_SHIFT (4)
|
|
|
-#define S3C6400_CLKDIV0_ARM_MASK (0x3 << 0)
|
|
|
-#define S3C6410_CLKDIV0_ARM_MASK (0x7 << 0)
|
|
|
+#define S3C6400_CLKDIV0_ARM_MASK (0x7 << 0)
|
|
|
+#define S3C6410_CLKDIV0_ARM_MASK (0xf << 0)
|
|
|
#define S3C6400_CLKDIV0_ARM_SHIFT (0)
|
|
|
|
|
|
/* CLKDIV1 */
|