Browse Source

powerpc/85xx: P3041DS - change espi input-clock from 40MHz to 35MHz

Default CoreNet Coherency Bus (CCB) frequency on P3041 is 750MHz, but espi
cannot work at 40MHz with this CCB frequency, so we need to slow down the
clock rate of espi to 35MHz to make it work stable at the CCB frequency.

Signed-off-by: Shaohui Xie <Shaohui.Xie@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
Shaohui Xie 13 years ago
parent
commit
e1bd5d8bc1
1 changed files with 1 additions and 1 deletions
  1. 1 1
      arch/powerpc/boot/dts/p3041ds.dts

+ 1 - 1
arch/powerpc/boot/dts/p3041ds.dts

@@ -58,7 +58,7 @@
 				#size-cells = <1>;
 				compatible = "spansion,s25sl12801";
 				reg = <0>;
-				spi-max-frequency = <40000000>; /* input clock */
+				spi-max-frequency = <35000000>; /* input clock */
 				partition@u-boot {
 					label = "u-boot";
 					reg = <0x00000000 0x00100000>;