|
@@ -18,65 +18,15 @@ nouveau_fifo_ctx_size(struct drm_device *dev)
|
|
|
return 32;
|
|
|
}
|
|
|
|
|
|
-static void
|
|
|
-nv04_instmem_configure_fixed_tables(struct drm_device *dev)
|
|
|
-{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- struct nouveau_engine *engine = &dev_priv->engine;
|
|
|
-
|
|
|
- /* FIFO hash table (RAMHT)
|
|
|
- * use 4k hash table at RAMIN+0x10000
|
|
|
- * TODO: extend the hash table
|
|
|
- */
|
|
|
- dev_priv->ramht_offset = 0x10000;
|
|
|
- dev_priv->ramht_bits = 9;
|
|
|
- dev_priv->ramht_size = (1 << dev_priv->ramht_bits); /* nr entries */
|
|
|
- dev_priv->ramht_size *= 8; /* 2 32-bit values per entry in RAMHT */
|
|
|
- NV_DEBUG(dev, "RAMHT offset=0x%x, size=%d\n", dev_priv->ramht_offset,
|
|
|
- dev_priv->ramht_size);
|
|
|
-
|
|
|
- /* FIFO runout table (RAMRO) - 512k at 0x11200 */
|
|
|
- dev_priv->ramro_offset = 0x11200;
|
|
|
- dev_priv->ramro_size = 512;
|
|
|
- NV_DEBUG(dev, "RAMRO offset=0x%x, size=%d\n", dev_priv->ramro_offset,
|
|
|
- dev_priv->ramro_size);
|
|
|
-
|
|
|
- /* FIFO context table (RAMFC)
|
|
|
- * NV40 : Not sure exactly how to position RAMFC on some cards,
|
|
|
- * 0x30002 seems to position it at RAMIN+0x20000 on these
|
|
|
- * cards. RAMFC is 4kb (32 fifos, 128byte entries).
|
|
|
- * Others: Position RAMFC at RAMIN+0x11400
|
|
|
- */
|
|
|
- dev_priv->ramfc_size = engine->fifo.channels *
|
|
|
- nouveau_fifo_ctx_size(dev);
|
|
|
- switch (dev_priv->card_type) {
|
|
|
- case NV_40:
|
|
|
- dev_priv->ramfc_offset = 0x20000;
|
|
|
- break;
|
|
|
- case NV_30:
|
|
|
- case NV_20:
|
|
|
- case NV_10:
|
|
|
- case NV_04:
|
|
|
- default:
|
|
|
- dev_priv->ramfc_offset = 0x11400;
|
|
|
- break;
|
|
|
- }
|
|
|
- NV_DEBUG(dev, "RAMFC offset=0x%x, size=%d\n", dev_priv->ramfc_offset,
|
|
|
- dev_priv->ramfc_size);
|
|
|
-}
|
|
|
-
|
|
|
int nv04_instmem_init(struct drm_device *dev)
|
|
|
{
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
struct nouveau_gpuobj *ramht = NULL;
|
|
|
- uint32_t offset;
|
|
|
+ u32 offset, length;
|
|
|
int ret;
|
|
|
|
|
|
- nv04_instmem_configure_fixed_tables(dev);
|
|
|
-
|
|
|
/* Setup shared RAMHT */
|
|
|
- ret = nouveau_gpuobj_new_fake(dev, dev_priv->ramht_offset, ~0,
|
|
|
- dev_priv->ramht_size,
|
|
|
+ ret = nouveau_gpuobj_new_fake(dev, 0x10000, ~0, 4096,
|
|
|
NVOBJ_FLAG_ZERO_ALLOC, &ramht);
|
|
|
if (ret)
|
|
|
return ret;
|
|
@@ -86,10 +36,30 @@ int nv04_instmem_init(struct drm_device *dev)
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- /* Create a heap to manage RAMIN allocations, we don't allocate
|
|
|
- * the space that was reserved for RAMHT/FC/RO.
|
|
|
- */
|
|
|
- offset = dev_priv->ramfc_offset + dev_priv->ramfc_size;
|
|
|
+ /* And RAMRO */
|
|
|
+ ret = nouveau_gpuobj_new_fake(dev, 0x11200, ~0, 512,
|
|
|
+ NVOBJ_FLAG_ZERO_ALLOC, &dev_priv->ramro);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
+
|
|
|
+ /* And RAMFC */
|
|
|
+ length = dev_priv->engine.fifo.channels * nouveau_fifo_ctx_size(dev);
|
|
|
+ switch (dev_priv->card_type) {
|
|
|
+ case NV_40:
|
|
|
+ offset = 0x20000;
|
|
|
+ break;
|
|
|
+ default:
|
|
|
+ offset = 0x11400;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+
|
|
|
+ ret = nouveau_gpuobj_new_fake(dev, offset, ~0, length,
|
|
|
+ NVOBJ_FLAG_ZERO_ALLOC, &dev_priv->ramfc);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
+
|
|
|
+ /* Only allow space after RAMFC to be used for object allocation */
|
|
|
+ offset += length;
|
|
|
|
|
|
/* It appears RAMRO (or something?) is controlled by 0x2220/0x2230
|
|
|
* on certain NV4x chipsets as well as RAMFC. When 0x2230 == 0
|
|
@@ -118,6 +88,11 @@ int nv04_instmem_init(struct drm_device *dev)
|
|
|
void
|
|
|
nv04_instmem_takedown(struct drm_device *dev)
|
|
|
{
|
|
|
+ struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
+
|
|
|
+ nouveau_ramht_ref(NULL, &dev_priv->ramht, NULL);
|
|
|
+ nouveau_gpuobj_ref(NULL, &dev_priv->ramro);
|
|
|
+ nouveau_gpuobj_ref(NULL, &dev_priv->ramfc);
|
|
|
}
|
|
|
|
|
|
int
|