|
@@ -36,7 +36,6 @@
|
|
|
static struct clksrc_clk clk_mout_dpll = {
|
|
|
.clk = {
|
|
|
.name = "mout_dpll",
|
|
|
- .id = -1,
|
|
|
},
|
|
|
.sources = &clk_src_dpll,
|
|
|
.reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 5, .size = 1 },
|
|
@@ -96,7 +95,6 @@ static struct clk_ops s5p6450_epll_ops = {
|
|
|
static struct clksrc_clk clk_dout_epll = {
|
|
|
.clk = {
|
|
|
.name = "dout_epll",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_mout_epll.clk,
|
|
|
},
|
|
|
.reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 24, .size = 4 },
|
|
@@ -105,7 +103,6 @@ static struct clksrc_clk clk_dout_epll = {
|
|
|
static struct clksrc_clk clk_mout_hclk_sel = {
|
|
|
.clk = {
|
|
|
.name = "mout_hclk_sel",
|
|
|
- .id = -1,
|
|
|
},
|
|
|
.sources = &clkset_hclk_low,
|
|
|
.reg_src = { .reg = S5P64X0_OTHERS, .shift = 15, .size = 1 },
|
|
@@ -124,7 +121,6 @@ static struct clksrc_sources clkset_hclk = {
|
|
|
static struct clksrc_clk clk_hclk = {
|
|
|
.clk = {
|
|
|
.name = "clk_hclk",
|
|
|
- .id = -1,
|
|
|
},
|
|
|
.sources = &clkset_hclk,
|
|
|
.reg_src = { .reg = S5P64X0_OTHERS, .shift = 14, .size = 1 },
|
|
@@ -134,7 +130,6 @@ static struct clksrc_clk clk_hclk = {
|
|
|
static struct clksrc_clk clk_pclk = {
|
|
|
.clk = {
|
|
|
.name = "clk_pclk",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk.clk,
|
|
|
},
|
|
|
.reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 12, .size = 4 },
|
|
@@ -142,7 +137,6 @@ static struct clksrc_clk clk_pclk = {
|
|
|
static struct clksrc_clk clk_dout_pwm_ratio0 = {
|
|
|
.clk = {
|
|
|
.name = "clk_dout_pwm_ratio0",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_mout_hclk_sel.clk,
|
|
|
},
|
|
|
.reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 16, .size = 4 },
|
|
@@ -151,7 +145,6 @@ static struct clksrc_clk clk_dout_pwm_ratio0 = {
|
|
|
static struct clksrc_clk clk_pclk_to_wdt_pwm = {
|
|
|
.clk = {
|
|
|
.name = "clk_pclk_to_wdt_pwm",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_dout_pwm_ratio0.clk,
|
|
|
},
|
|
|
.reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 20, .size = 4 },
|
|
@@ -160,7 +153,6 @@ static struct clksrc_clk clk_pclk_to_wdt_pwm = {
|
|
|
static struct clksrc_clk clk_hclk_low = {
|
|
|
.clk = {
|
|
|
.name = "clk_hclk_low",
|
|
|
- .id = -1,
|
|
|
},
|
|
|
.sources = &clkset_hclk_low,
|
|
|
.reg_src = { .reg = S5P64X0_OTHERS, .shift = 6, .size = 1 },
|
|
@@ -170,7 +162,6 @@ static struct clksrc_clk clk_hclk_low = {
|
|
|
static struct clksrc_clk clk_pclk_low = {
|
|
|
.clk = {
|
|
|
.name = "clk_pclk_low",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
},
|
|
|
.reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 12, .size = 4 },
|
|
@@ -184,109 +175,101 @@ static struct clksrc_clk clk_pclk_low = {
|
|
|
static struct clk init_clocks_off[] = {
|
|
|
{
|
|
|
.name = "usbhost",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 3),
|
|
|
}, {
|
|
|
.name = "pdma",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 12),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .id = 0,
|
|
|
+ .devname = "s3c-sdhci.0",
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 17),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .id = 1,
|
|
|
+ .devname = "s3c-sdhci.1",
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 18),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .id = 2,
|
|
|
+ .devname = "s3c-sdhci.2",
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 19),
|
|
|
}, {
|
|
|
.name = "usbotg",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk_low.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 20),
|
|
|
}, {
|
|
|
.name = "lcd",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_h,
|
|
|
.enable = s5p64x0_hclk1_ctrl,
|
|
|
.ctrlbit = (1 << 1),
|
|
|
}, {
|
|
|
.name = "watchdog",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 5),
|
|
|
}, {
|
|
|
.name = "rtc",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 6),
|
|
|
}, {
|
|
|
.name = "adc",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 12),
|
|
|
}, {
|
|
|
.name = "i2c",
|
|
|
- .id = 0,
|
|
|
+ .devname = "s3c2440-i2c.0",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 17),
|
|
|
}, {
|
|
|
.name = "spi",
|
|
|
- .id = 0,
|
|
|
+ .devname = "s3c64xx-spi.0",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 21),
|
|
|
}, {
|
|
|
.name = "spi",
|
|
|
- .id = 1,
|
|
|
+ .devname = "s3c64xx-spi.1",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 22),
|
|
|
}, {
|
|
|
.name = "iis",
|
|
|
- .id = 0,
|
|
|
+ .devname = "samsung-i2s.0",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 26),
|
|
|
}, {
|
|
|
.name = "iis",
|
|
|
- .id = 1,
|
|
|
+ .devname = "samsung-i2s.1",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 15),
|
|
|
}, {
|
|
|
.name = "iis",
|
|
|
- .id = 2,
|
|
|
+ .devname = "samsung-i2s.2",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 16),
|
|
|
}, {
|
|
|
.name = "i2c",
|
|
|
- .id = 1,
|
|
|
+ .devname = "s3c2440-i2c.1",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 27),
|
|
|
}, {
|
|
|
.name = "dmc0",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_pclk.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 30),
|
|
@@ -299,49 +282,45 @@ static struct clk init_clocks_off[] = {
|
|
|
static struct clk init_clocks[] = {
|
|
|
{
|
|
|
.name = "intc",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 1),
|
|
|
}, {
|
|
|
.name = "mem",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_hclk.clk,
|
|
|
.enable = s5p64x0_hclk0_ctrl,
|
|
|
.ctrlbit = (1 << 21),
|
|
|
}, {
|
|
|
.name = "uart",
|
|
|
- .id = 0,
|
|
|
+ .devname = "s3c6400-uart.0",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 1),
|
|
|
}, {
|
|
|
.name = "uart",
|
|
|
- .id = 1,
|
|
|
+ .devname = "s3c6400-uart.1",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 2),
|
|
|
}, {
|
|
|
.name = "uart",
|
|
|
- .id = 2,
|
|
|
+ .devname = "s3c6400-uart.2",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 3),
|
|
|
}, {
|
|
|
.name = "uart",
|
|
|
- .id = 3,
|
|
|
+ .devname = "s3c6400-uart.3",
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 4),
|
|
|
}, {
|
|
|
.name = "timers",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_pclk_to_wdt_pwm.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 7),
|
|
|
}, {
|
|
|
.name = "gpio",
|
|
|
- .id = -1,
|
|
|
.parent = &clk_pclk_low.clk,
|
|
|
.enable = s5p64x0_pclk_ctrl,
|
|
|
.ctrlbit = (1 << 18),
|
|
@@ -421,7 +400,6 @@ static struct clksrc_sources clkset_sclk_audio0 = {
|
|
|
static struct clksrc_clk clk_sclk_audio0 = {
|
|
|
.clk = {
|
|
|
.name = "audio-bus",
|
|
|
- .id = -1,
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
.ctrlbit = (1 << 8),
|
|
|
.parent = &clk_dout_epll.clk,
|
|
@@ -435,7 +413,7 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
{
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .id = 0,
|
|
|
+ .devname = "s3c-sdhci.0",
|
|
|
.ctrlbit = (1 << 24),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -445,7 +423,7 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .id = 1,
|
|
|
+ .devname = "s3c-sdhci.1",
|
|
|
.ctrlbit = (1 << 25),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -455,7 +433,7 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .id = 2,
|
|
|
+ .devname = "s3c-sdhci.2",
|
|
|
.ctrlbit = (1 << 26),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -465,7 +443,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "uclk1",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 5),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -475,7 +452,7 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_spi",
|
|
|
- .id = 0,
|
|
|
+ .devname = "s3c64xx-spi.0",
|
|
|
.ctrlbit = (1 << 20),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -485,7 +462,7 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_spi",
|
|
|
- .id = 1,
|
|
|
+ .devname = "s3c64xx-spi.1",
|
|
|
.ctrlbit = (1 << 21),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -495,7 +472,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_fimc",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 10),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -505,7 +481,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "aclk_mali",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 2),
|
|
|
.enable = s5p64x0_sclk1_ctrl,
|
|
|
},
|
|
@@ -515,7 +490,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_2d",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 12),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -525,7 +499,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_usi",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 7),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -535,7 +508,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_camif",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 6),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|
|
@@ -545,7 +517,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_dispcon",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 1),
|
|
|
.enable = s5p64x0_sclk1_ctrl,
|
|
|
},
|
|
@@ -555,7 +526,6 @@ static struct clksrc_clk clksrcs[] = {
|
|
|
}, {
|
|
|
.clk = {
|
|
|
.name = "sclk_hsmmc44",
|
|
|
- .id = -1,
|
|
|
.ctrlbit = (1 << 30),
|
|
|
.enable = s5p64x0_sclk_ctrl,
|
|
|
},
|