|
@@ -5,7 +5,7 @@ DEF_NATIVE(pv_irq_ops, irq_enable, "sti");
|
|
|
DEF_NATIVE(pv_irq_ops, restore_fl, "push %eax; popf");
|
|
|
DEF_NATIVE(pv_irq_ops, save_fl, "pushf; pop %eax");
|
|
|
DEF_NATIVE(pv_cpu_ops, iret, "iret");
|
|
|
-DEF_NATIVE(pv_cpu_ops, irq_enable_syscall_ret, "sti; sysexit");
|
|
|
+DEF_NATIVE(pv_cpu_ops, irq_enable_sysexit, "sti; sysexit");
|
|
|
DEF_NATIVE(pv_mmu_ops, read_cr2, "mov %cr2, %eax");
|
|
|
DEF_NATIVE(pv_mmu_ops, write_cr3, "mov %eax, %cr3");
|
|
|
DEF_NATIVE(pv_mmu_ops, read_cr3, "mov %cr3, %eax");
|
|
@@ -29,7 +29,7 @@ unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
|
|
|
PATCH_SITE(pv_irq_ops, restore_fl);
|
|
|
PATCH_SITE(pv_irq_ops, save_fl);
|
|
|
PATCH_SITE(pv_cpu_ops, iret);
|
|
|
- PATCH_SITE(pv_cpu_ops, irq_enable_syscall_ret);
|
|
|
+ PATCH_SITE(pv_cpu_ops, irq_enable_sysexit);
|
|
|
PATCH_SITE(pv_mmu_ops, read_cr2);
|
|
|
PATCH_SITE(pv_mmu_ops, read_cr3);
|
|
|
PATCH_SITE(pv_mmu_ops, write_cr3);
|