|
@@ -659,6 +659,7 @@ __armv7_mmu_cache_on:
|
|
|
mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
|
|
|
mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
|
|
|
#endif
|
|
|
+ mcr p15, 0, r0, c7, c5, 4 @ ISB
|
|
|
mcr p15, 0, r0, c1, c0, 0 @ load control register
|
|
|
mrc p15, 0, r0, c1, c0, 0 @ and read it back
|
|
|
mov r0, #0
|