|
@@ -437,17 +437,15 @@ void r600_hdmi_enable(struct drm_encoder *encoder)
|
|
|
hdmi = HDMI0_ERROR_ACK | HDMI0_ENABLE;
|
|
|
switch (radeon_encoder->encoder_id) {
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
|
|
|
- WREG32_P(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN,
|
|
|
- ~AVIVO_TMDSA_CNTL_HDMI_EN);
|
|
|
+ WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
|
|
|
hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
|
|
|
break;
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
|
|
|
- WREG32_P(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN,
|
|
|
- ~AVIVO_LVTMA_CNTL_HDMI_EN);
|
|
|
+ WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
|
|
|
hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
|
|
|
break;
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_DDI:
|
|
|
- WREG32_P(DDIA_CNTL, DDIA_HDMI_EN, ~DDIA_HDMI_EN);
|
|
|
+ WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
|
|
|
hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
|
|
|
break;
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
|
|
@@ -504,15 +502,13 @@ void r600_hdmi_disable(struct drm_encoder *encoder)
|
|
|
if (rdev->family >= CHIP_R600 && !ASIC_IS_DCE3(rdev)) {
|
|
|
switch (radeon_encoder->encoder_id) {
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
|
|
|
- WREG32_P(AVIVO_TMDSA_CNTL, 0,
|
|
|
- ~AVIVO_TMDSA_CNTL_HDMI_EN);
|
|
|
+ WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
|
|
|
break;
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
|
|
|
- WREG32_P(AVIVO_LVTMA_CNTL, 0,
|
|
|
- ~AVIVO_LVTMA_CNTL_HDMI_EN);
|
|
|
+ WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
|
|
|
break;
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_DDI:
|
|
|
- WREG32_P(DDIA_CNTL, 0, ~DDIA_HDMI_EN);
|
|
|
+ WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
|
|
|
break;
|
|
|
case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
|
|
|
break;
|