|
@@ -65,8 +65,11 @@
|
|
|
#define U5500_PRCMU_TIMER_4_BASE (U5500_PER4_BASE + 0x07450)
|
|
|
#define U5500_MSP1_BASE (U5500_PER4_BASE + 0x9000)
|
|
|
#define U5500_GPIO2_BASE (U5500_PER4_BASE + 0xA000)
|
|
|
+#define U5500_MTIMER_BASE (U5500_PER4_BASE + 0xC000)
|
|
|
#define U5500_CDETECT_BASE (U5500_PER4_BASE + 0xF000)
|
|
|
#define U5500_PRCMU_TCDM_BASE (U5500_PER4_BASE + 0x18000)
|
|
|
+#define U5500_PRCMU_TCPM_BASE (U5500_PER4_BASE + 0x10000)
|
|
|
+#define U5500_TPIU_BASE (U5500_PER4_BASE + 0x50000)
|
|
|
|
|
|
#define U5500_SPI0_BASE (U5500_PER5_BASE + 0x0000)
|
|
|
#define U5500_SPI1_BASE (U5500_PER5_BASE + 0x1000)
|
|
@@ -125,6 +128,7 @@
|
|
|
#define U5500_ACCCON_BASE (0xBFFF1000)
|
|
|
#define U5500_ACCCON_CPUVEC_RESET_ADDR_OFFSET (0x00000020)
|
|
|
#define U5500_ACCCON_ACC_CPU_CTRL_OFFSET (0x000000BC)
|
|
|
+#define U5500_INTCON_MBOX1_INT_RESET_ADDR (0xBFFD31A4)
|
|
|
|
|
|
#define U5500_ESRAM_BASE 0x40000000
|
|
|
#define U5500_ESRAM_DMA_LCPA_OFFSET 0x10000
|