|
@@ -56,7 +56,7 @@ static void dove_mpp_gpio_mode(int start, int end, int gpio_mode)
|
|
|
|
|
|
/* Dump all the extra MPP registers. The platform code will dump the
|
|
|
registers for pins 0-23. */
|
|
|
-static void dove_mpp_dump_regs(void)
|
|
|
+static void __init dove_mpp_dump_regs(void)
|
|
|
{
|
|
|
pr_debug("PMU_CTRL4_CTRL: %08x\n",
|
|
|
readl(DOVE_MPP_CTRL4_VIRT_BASE));
|
|
@@ -67,7 +67,7 @@ static void dove_mpp_dump_regs(void)
|
|
|
pr_debug("MPP_GENERAL: %08x\n", readl(DOVE_MPP_GENERAL_VIRT_BASE));
|
|
|
}
|
|
|
|
|
|
-static void dove_mpp_cfg_nfc(int sel)
|
|
|
+static void __init dove_mpp_cfg_nfc(int sel)
|
|
|
{
|
|
|
u32 mpp_gen_cfg = readl(DOVE_MPP_GENERAL_VIRT_BASE);
|
|
|
|
|
@@ -78,7 +78,7 @@ static void dove_mpp_cfg_nfc(int sel)
|
|
|
dove_mpp_gpio_mode(64, 71, GPIO_OUTPUT_OK);
|
|
|
}
|
|
|
|
|
|
-static void dove_mpp_cfg_au1(int sel)
|
|
|
+static void __init dove_mpp_cfg_au1(int sel)
|
|
|
{
|
|
|
u32 mpp_ctrl4 = readl(DOVE_MPP_CTRL4_VIRT_BASE);
|
|
|
u32 ssp_ctrl1 = readl(DOVE_SSP_CTRL_STATUS_1);
|
|
@@ -118,7 +118,7 @@ static void dove_mpp_cfg_au1(int sel)
|
|
|
|
|
|
/* Configure the group registers, enabling GPIO if sel indicates the
|
|
|
pin is to be used for GPIO */
|
|
|
-static void dove_mpp_conf_grp(unsigned int *mpp_grp_list)
|
|
|
+static void __init dove_mpp_conf_grp(unsigned int *mpp_grp_list)
|
|
|
{
|
|
|
u32 mpp_ctrl4 = readl(DOVE_MPP_CTRL4_VIRT_BASE);
|
|
|
int gpio_mode;
|