Pārlūkot izejas kodu

x86: mce: Rename CONFIG_X86_NEW_MCE to CONFIG_X86_MCE

Drop the CONFIG_X86_NEW_MCE symbol and change all
references to it to check for CONFIG_X86_MCE directly.

No code changes

Signed-off-by: Andi Kleen <ak@linux.intel.com>
Signed-off-by: H. Peter Anvin <hpa@zytor.com>
Andi Kleen 16 gadi atpakaļ
vecāks
revīzija
c1ebf83561

+ 3 - 8
arch/x86/Kconfig

@@ -781,15 +781,10 @@ config X86_MCE
 	  The action the kernel takes depends on the severity of the problem,
 	  The action the kernel takes depends on the severity of the problem,
 	  ranging from warning messages to halting the machine.
 	  ranging from warning messages to halting the machine.
 
 
-config X86_NEW_MCE
-	depends on X86_MCE
-	bool
-	default y
-
 config X86_MCE_INTEL
 config X86_MCE_INTEL
 	def_bool y
 	def_bool y
 	prompt "Intel MCE features"
 	prompt "Intel MCE features"
-	depends on X86_NEW_MCE && X86_LOCAL_APIC
+	depends on X86_MCE && X86_LOCAL_APIC
 	---help---
 	---help---
 	   Additional support for intel specific MCE features such as
 	   Additional support for intel specific MCE features such as
 	   the thermal monitor.
 	   the thermal monitor.
@@ -797,7 +792,7 @@ config X86_MCE_INTEL
 config X86_MCE_AMD
 config X86_MCE_AMD
 	def_bool y
 	def_bool y
 	prompt "AMD MCE features"
 	prompt "AMD MCE features"
-	depends on X86_NEW_MCE && X86_LOCAL_APIC
+	depends on X86_MCE && X86_LOCAL_APIC
 	---help---
 	---help---
 	   Additional support for AMD specific MCE features such as
 	   Additional support for AMD specific MCE features such as
 	   the DRAM Error Threshold.
 	   the DRAM Error Threshold.
@@ -817,7 +812,7 @@ config X86_MCE_THRESHOLD
 	default y
 	default y
 
 
 config X86_MCE_INJECT
 config X86_MCE_INJECT
-	depends on X86_NEW_MCE
+	depends on X86_MCE
 	tristate "Machine check injector support"
 	tristate "Machine check injector support"
 	---help---
 	---help---
 	  Provide support for injecting machine checks for testing purposes.
 	  Provide support for injecting machine checks for testing purposes.

+ 1 - 1
arch/x86/include/asm/entry_arch.h

@@ -61,7 +61,7 @@ BUILD_INTERRUPT(thermal_interrupt,THERMAL_APIC_VECTOR)
 BUILD_INTERRUPT(threshold_interrupt,THRESHOLD_APIC_VECTOR)
 BUILD_INTERRUPT(threshold_interrupt,THRESHOLD_APIC_VECTOR)
 #endif
 #endif
 
 
-#ifdef CONFIG_X86_NEW_MCE
+#ifdef CONFIG_X86_MCE
 BUILD_INTERRUPT(mce_self_interrupt,MCE_SELF_VECTOR)
 BUILD_INTERRUPT(mce_self_interrupt,MCE_SELF_VECTOR)
 #endif
 #endif
 
 

+ 1 - 1
arch/x86/kernel/apic/nmi.c

@@ -66,7 +66,7 @@ static inline unsigned int get_nmi_count(int cpu)
 
 
 static inline int mce_in_progress(void)
 static inline int mce_in_progress(void)
 {
 {
-#if defined(CONFIG_X86_NEW_MCE)
+#if defined(CONFIG_X86_MCE)
 	return atomic_read(&mce_entry) > 0;
 	return atomic_read(&mce_entry) > 0;
 #endif
 #endif
 	return 0;
 	return 0;

+ 1 - 2
arch/x86/kernel/cpu/mcheck/Makefile

@@ -1,6 +1,5 @@
-obj-y				=  mce.o
+obj-y				=  mce.o mce-severity.o
 
 
-obj-$(CONFIG_X86_NEW_MCE)	+= mce-severity.o
 obj-$(CONFIG_X86_ANCIENT_MCE)	+= winchip.o p5.o
 obj-$(CONFIG_X86_ANCIENT_MCE)	+= winchip.o p5.o
 obj-$(CONFIG_X86_MCE_INTEL)	+= mce_intel.o
 obj-$(CONFIG_X86_MCE_INTEL)	+= mce_intel.o
 obj-$(CONFIG_X86_MCE_AMD)	+= mce_amd.o
 obj-$(CONFIG_X86_MCE_AMD)	+= mce_amd.o

+ 2 - 2
arch/x86/kernel/irq.c

@@ -104,7 +104,7 @@ static int show_other_interrupts(struct seq_file *p, int prec)
 	seq_printf(p, "  Threshold APIC interrupts\n");
 	seq_printf(p, "  Threshold APIC interrupts\n");
 # endif
 # endif
 #endif
 #endif
-#ifdef CONFIG_X86_NEW_MCE
+#ifdef CONFIG_X86_MCE
 	seq_printf(p, "%*s: ", prec, "MCE");
 	seq_printf(p, "%*s: ", prec, "MCE");
 	for_each_online_cpu(j)
 	for_each_online_cpu(j)
 		seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
 		seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
@@ -200,7 +200,7 @@ u64 arch_irq_stat_cpu(unsigned int cpu)
 	sum += irq_stats(cpu)->irq_threshold_count;
 	sum += irq_stats(cpu)->irq_threshold_count;
 # endif
 # endif
 #endif
 #endif
-#ifdef CONFIG_X86_NEW_MCE
+#ifdef CONFIG_X86_MCE
 	sum += per_cpu(mce_exception_count, cpu);
 	sum += per_cpu(mce_exception_count, cpu);
 	sum += per_cpu(mce_poll_count, cpu);
 	sum += per_cpu(mce_poll_count, cpu);
 #endif
 #endif

+ 1 - 1
arch/x86/kernel/irqinit.c

@@ -190,7 +190,7 @@ static void __init apic_intr_init(void)
 #ifdef CONFIG_X86_THRESHOLD
 #ifdef CONFIG_X86_THRESHOLD
 	alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
 	alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
 #endif
 #endif
-#if defined(CONFIG_X86_NEW_MCE) && defined(CONFIG_X86_LOCAL_APIC)
+#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_LOCAL_APIC)
 	alloc_intr_gate(MCE_SELF_VECTOR, mce_self_interrupt);
 	alloc_intr_gate(MCE_SELF_VECTOR, mce_self_interrupt);
 #endif
 #endif
 
 

+ 1 - 1
arch/x86/kernel/signal.c

@@ -856,7 +856,7 @@ static void do_signal(struct pt_regs *regs)
 void
 void
 do_notify_resume(struct pt_regs *regs, void *unused, __u32 thread_info_flags)
 do_notify_resume(struct pt_regs *regs, void *unused, __u32 thread_info_flags)
 {
 {
-#ifdef CONFIG_X86_NEW_MCE
+#ifdef CONFIG_X86_MCE
 	/* notify userspace of pending MCEs */
 	/* notify userspace of pending MCEs */
 	if (thread_info_flags & _TIF_MCE_NOTIFY)
 	if (thread_info_flags & _TIF_MCE_NOTIFY)
 		mce_notify_process();
 		mce_notify_process();