|
@@ -1113,23 +1113,23 @@ lw_r10_vm: R3_TO_LWREG_VM_V (10);
|
|
|
lw_r11_vm: R3_TO_LWREG_VM_V (11);
|
|
|
lw_r12_vm: R3_TO_LWREG_VM_V (12);
|
|
|
lw_r13_vm: R3_TO_LWREG_VM_V (13);
|
|
|
-lw_r14_vm: R3_TO_LWREG_VM (14);
|
|
|
+lw_r14_vm: R3_TO_LWREG_VM_V (14);
|
|
|
lw_r15_vm: R3_TO_LWREG_VM_V (15);
|
|
|
-lw_r16_vm: R3_TO_LWREG_VM (16);
|
|
|
+lw_r16_vm: R3_TO_LWREG_VM_V (16);
|
|
|
lw_r17_vm: R3_TO_LWREG_VM_V (17);
|
|
|
lw_r18_vm: R3_TO_LWREG_VM_V (18);
|
|
|
-lw_r19_vm: R3_TO_LWREG_VM (19);
|
|
|
-lw_r20_vm: R3_TO_LWREG_VM (20);
|
|
|
-lw_r21_vm: R3_TO_LWREG_VM (21);
|
|
|
-lw_r22_vm: R3_TO_LWREG_VM (22);
|
|
|
-lw_r23_vm: R3_TO_LWREG_VM (23);
|
|
|
-lw_r24_vm: R3_TO_LWREG_VM (24);
|
|
|
-lw_r25_vm: R3_TO_LWREG_VM (25);
|
|
|
-lw_r26_vm: R3_TO_LWREG_VM (26);
|
|
|
-lw_r27_vm: R3_TO_LWREG_VM (27);
|
|
|
-lw_r28_vm: R3_TO_LWREG_VM (28);
|
|
|
-lw_r29_vm: R3_TO_LWREG_VM (29);
|
|
|
-lw_r30_vm: R3_TO_LWREG_VM (30);
|
|
|
+lw_r19_vm: R3_TO_LWREG_VM_V (19);
|
|
|
+lw_r20_vm: R3_TO_LWREG_VM_V (20);
|
|
|
+lw_r21_vm: R3_TO_LWREG_VM_V (21);
|
|
|
+lw_r22_vm: R3_TO_LWREG_VM_V (22);
|
|
|
+lw_r23_vm: R3_TO_LWREG_VM_V (23);
|
|
|
+lw_r24_vm: R3_TO_LWREG_VM_V (24);
|
|
|
+lw_r25_vm: R3_TO_LWREG_VM_V (25);
|
|
|
+lw_r26_vm: R3_TO_LWREG_VM_V (26);
|
|
|
+lw_r27_vm: R3_TO_LWREG_VM_V (27);
|
|
|
+lw_r28_vm: R3_TO_LWREG_VM_V (28);
|
|
|
+lw_r29_vm: R3_TO_LWREG_VM_V (29);
|
|
|
+lw_r30_vm: R3_TO_LWREG_VM_V (30);
|
|
|
lw_r31_vm: R3_TO_LWREG_VM_V (31);
|
|
|
|
|
|
sw_table_vm:
|
|
@@ -1147,23 +1147,23 @@ sw_r10_vm: SWREG_TO_R3_VM_V (10);
|
|
|
sw_r11_vm: SWREG_TO_R3_VM_V (11);
|
|
|
sw_r12_vm: SWREG_TO_R3_VM_V (12);
|
|
|
sw_r13_vm: SWREG_TO_R3_VM_V (13);
|
|
|
-sw_r14_vm: SWREG_TO_R3_VM (14);
|
|
|
+sw_r14_vm: SWREG_TO_R3_VM_V (14);
|
|
|
sw_r15_vm: SWREG_TO_R3_VM_V (15);
|
|
|
-sw_r16_vm: SWREG_TO_R3_VM (16);
|
|
|
+sw_r16_vm: SWREG_TO_R3_VM_V (16);
|
|
|
sw_r17_vm: SWREG_TO_R3_VM_V (17);
|
|
|
sw_r18_vm: SWREG_TO_R3_VM_V (18);
|
|
|
-sw_r19_vm: SWREG_TO_R3_VM (19);
|
|
|
-sw_r20_vm: SWREG_TO_R3_VM (20);
|
|
|
-sw_r21_vm: SWREG_TO_R3_VM (21);
|
|
|
-sw_r22_vm: SWREG_TO_R3_VM (22);
|
|
|
-sw_r23_vm: SWREG_TO_R3_VM (23);
|
|
|
-sw_r24_vm: SWREG_TO_R3_VM (24);
|
|
|
-sw_r25_vm: SWREG_TO_R3_VM (25);
|
|
|
-sw_r26_vm: SWREG_TO_R3_VM (26);
|
|
|
-sw_r27_vm: SWREG_TO_R3_VM (27);
|
|
|
-sw_r28_vm: SWREG_TO_R3_VM (28);
|
|
|
-sw_r29_vm: SWREG_TO_R3_VM (29);
|
|
|
-sw_r30_vm: SWREG_TO_R3_VM (30);
|
|
|
+sw_r19_vm: SWREG_TO_R3_VM_V (19);
|
|
|
+sw_r20_vm: SWREG_TO_R3_VM_V (20);
|
|
|
+sw_r21_vm: SWREG_TO_R3_VM_V (21);
|
|
|
+sw_r22_vm: SWREG_TO_R3_VM_V (22);
|
|
|
+sw_r23_vm: SWREG_TO_R3_VM_V (23);
|
|
|
+sw_r24_vm: SWREG_TO_R3_VM_V (24);
|
|
|
+sw_r25_vm: SWREG_TO_R3_VM_V (25);
|
|
|
+sw_r26_vm: SWREG_TO_R3_VM_V (26);
|
|
|
+sw_r27_vm: SWREG_TO_R3_VM_V (27);
|
|
|
+sw_r28_vm: SWREG_TO_R3_VM_V (28);
|
|
|
+sw_r29_vm: SWREG_TO_R3_VM_V (29);
|
|
|
+sw_r30_vm: SWREG_TO_R3_VM_V (30);
|
|
|
sw_r31_vm: SWREG_TO_R3_VM_V (31);
|
|
|
#endif /* CONFIG_MMU */
|
|
|
|