|
@@ -52,7 +52,7 @@ static __initconst const u64 amd_hw_cache_event_ids
|
|
|
[ C(DTLB) ] = {
|
|
|
[ C(OP_READ) ] = {
|
|
|
[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses */
|
|
|
- [ C(RESULT_MISS) ] = 0x0046, /* L1 DTLB and L2 DLTB Miss */
|
|
|
+ [ C(RESULT_MISS) ] = 0x0746, /* L1_DTLB_AND_L2_DLTB_MISS.ALL */
|
|
|
},
|
|
|
[ C(OP_WRITE) ] = {
|
|
|
[ C(RESULT_ACCESS) ] = 0,
|
|
@@ -66,7 +66,7 @@ static __initconst const u64 amd_hw_cache_event_ids
|
|
|
[ C(ITLB) ] = {
|
|
|
[ C(OP_READ) ] = {
|
|
|
[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes */
|
|
|
- [ C(RESULT_MISS) ] = 0x0085, /* Instr. fetch ITLB misses */
|
|
|
+ [ C(RESULT_MISS) ] = 0x0385, /* L1_ITLB_AND_L2_ITLB_MISS.ALL */
|
|
|
},
|
|
|
[ C(OP_WRITE) ] = {
|
|
|
[ C(RESULT_ACCESS) ] = -1,
|