|
@@ -381,24 +381,24 @@ void __init plat_setup(void)
|
|
* shut down ethernet ports, just to be sure our memory doesn't get
|
|
* shut down ethernet ports, just to be sure our memory doesn't get
|
|
* corrupted by random ethernet traffic.
|
|
* corrupted by random ethernet traffic.
|
|
*/
|
|
*/
|
|
- MV_WRITE(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(0), 0xff << 8);
|
|
|
|
- MV_WRITE(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(1), 0xff << 8);
|
|
|
|
- MV_WRITE(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(2), 0xff << 8);
|
|
|
|
- MV_WRITE(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(0), 0xff << 8);
|
|
|
|
- MV_WRITE(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(1), 0xff << 8);
|
|
|
|
- MV_WRITE(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(2), 0xff << 8);
|
|
|
|
- while (MV_READ(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(0)) & 0xff);
|
|
|
|
- while (MV_READ(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(1)) & 0xff);
|
|
|
|
- while (MV_READ(MV64340_ETH_RECEIVE_QUEUE_COMMAND_REG(2)) & 0xff);
|
|
|
|
- while (MV_READ(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(0)) & 0xff);
|
|
|
|
- while (MV_READ(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(1)) & 0xff);
|
|
|
|
- while (MV_READ(MV64340_ETH_TRANSMIT_QUEUE_COMMAND_REG(2)) & 0xff);
|
|
|
|
- MV_WRITE(MV64340_ETH_PORT_SERIAL_CONTROL_REG(0),
|
|
|
|
- MV_READ(MV64340_ETH_PORT_SERIAL_CONTROL_REG(0)) & ~1);
|
|
|
|
- MV_WRITE(MV64340_ETH_PORT_SERIAL_CONTROL_REG(1),
|
|
|
|
- MV_READ(MV64340_ETH_PORT_SERIAL_CONTROL_REG(1)) & ~1);
|
|
|
|
- MV_WRITE(MV64340_ETH_PORT_SERIAL_CONTROL_REG(2),
|
|
|
|
- MV_READ(MV64340_ETH_PORT_SERIAL_CONTROL_REG(2)) & ~1);
|
|
|
|
|
|
+ MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(0), 0xff << 8);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(1), 0xff << 8);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(2), 0xff << 8);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(0), 0xff << 8);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(1), 0xff << 8);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(2), 0xff << 8);
|
|
|
|
+ while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(0)) & 0xff);
|
|
|
|
+ while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(1)) & 0xff);
|
|
|
|
+ while (MV_READ(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(2)) & 0xff);
|
|
|
|
+ while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(0)) & 0xff);
|
|
|
|
+ while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(1)) & 0xff);
|
|
|
|
+ while (MV_READ(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(2)) & 0xff);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(0),
|
|
|
|
+ MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(0)) & ~1);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(1),
|
|
|
|
+ MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(1)) & ~1);
|
|
|
|
+ MV_WRITE(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(2),
|
|
|
|
+ MV_READ(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(2)) & ~1);
|
|
|
|
|
|
/* Turn off the Bit-Error LED */
|
|
/* Turn off the Bit-Error LED */
|
|
JAGUAR_FPGA_WRITE(0x80, CLR);
|
|
JAGUAR_FPGA_WRITE(0x80, CLR);
|