|
@@ -241,18 +241,21 @@ void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
|
|
|
{
|
|
|
struct irq_chip_type *ct = gc->chip_types;
|
|
|
unsigned int i;
|
|
|
+ u32 *mskptr = &gc->mask_cache, mskreg = ct->regs.mask;
|
|
|
|
|
|
raw_spin_lock(&gc_lock);
|
|
|
list_add_tail(&gc->list, &gc_list);
|
|
|
raw_spin_unlock(&gc_lock);
|
|
|
|
|
|
- /* Init mask cache ? */
|
|
|
- if (flags & IRQ_GC_INIT_MASK_CACHE)
|
|
|
- gc->mask_cache = irq_reg_readl(gc->reg_base + ct->regs.mask);
|
|
|
-
|
|
|
- /* Initialize mask cache pointer */
|
|
|
- for (i = 0; i < gc->num_ct; i++)
|
|
|
- ct[i].mask_cache = &gc->mask_cache;
|
|
|
+ for (i = 0; i < gc->num_ct; i++) {
|
|
|
+ if (flags & IRQ_GC_MASK_CACHE_PER_TYPE) {
|
|
|
+ mskptr = &ct[i].mask_cache_priv;
|
|
|
+ mskreg = ct[i].regs.mask;
|
|
|
+ }
|
|
|
+ ct[i].mask_cache = mskptr;
|
|
|
+ if (flags & IRQ_GC_INIT_MASK_CACHE)
|
|
|
+ *mskptr = irq_reg_readl(gc->reg_base + mskreg);
|
|
|
+ }
|
|
|
|
|
|
for (i = gc->irq_base; msk; msk >>= 1, i++) {
|
|
|
if (!(msk & 0x01))
|