|
@@ -874,7 +874,14 @@
|
|
#define TG3_CPMU_HST_ACC 0x0000361c
|
|
#define TG3_CPMU_HST_ACC 0x0000361c
|
|
#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
|
|
#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
|
|
#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
|
|
#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
|
|
-/* 0x3620 --> 0x365c unused */
|
|
|
|
|
|
+/* 0x3620 --> 0x3630 unused */
|
|
|
|
+
|
|
|
|
+#define TG3_CPMU_CLCK_STAT 0x00003630
|
|
|
|
+#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
|
|
|
|
+#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
|
|
|
|
+#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
|
|
|
|
+#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
|
|
|
|
+/* 0x3634 --> 0x365c unused */
|
|
|
|
|
|
#define TG3_CPMU_MUTEX_REQ 0x0000365c
|
|
#define TG3_CPMU_MUTEX_REQ 0x0000365c
|
|
#define CPMU_MUTEX_REQ_DRIVER 0x00001000
|
|
#define CPMU_MUTEX_REQ_DRIVER 0x00001000
|