|
@@ -48,6 +48,13 @@ static struct ipic_info ipic_info[] = {
|
|
.bit = 17,
|
|
.bit = 17,
|
|
.prio_mask = 1,
|
|
.prio_mask = 1,
|
|
},
|
|
},
|
|
|
|
+ [3] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_C,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 18,
|
|
|
|
+ .prio_mask = 2,
|
|
|
|
+ },
|
|
[4] = {
|
|
[4] = {
|
|
.mask = IPIC_SIMSR_H,
|
|
.mask = IPIC_SIMSR_H,
|
|
.prio = IPIC_SIPRR_C,
|
|
.prio = IPIC_SIPRR_C,
|
|
@@ -55,6 +62,34 @@ static struct ipic_info ipic_info[] = {
|
|
.bit = 19,
|
|
.bit = 19,
|
|
.prio_mask = 3,
|
|
.prio_mask = 3,
|
|
},
|
|
},
|
|
|
|
+ [5] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_C,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 20,
|
|
|
|
+ .prio_mask = 4,
|
|
|
|
+ },
|
|
|
|
+ [6] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_C,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 21,
|
|
|
|
+ .prio_mask = 5,
|
|
|
|
+ },
|
|
|
|
+ [7] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_C,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 22,
|
|
|
|
+ .prio_mask = 6,
|
|
|
|
+ },
|
|
|
|
+ [8] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_C,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 23,
|
|
|
|
+ .prio_mask = 7,
|
|
|
|
+ },
|
|
[9] = {
|
|
[9] = {
|
|
.mask = IPIC_SIMSR_H,
|
|
.mask = IPIC_SIMSR_H,
|
|
.prio = IPIC_SIPRR_D,
|
|
.prio = IPIC_SIPRR_D,
|
|
@@ -223,6 +258,20 @@ static struct ipic_info ipic_info[] = {
|
|
.bit = 7,
|
|
.bit = 7,
|
|
.prio_mask = 7,
|
|
.prio_mask = 7,
|
|
},
|
|
},
|
|
|
|
+ [40] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_B,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 8,
|
|
|
|
+ .prio_mask = 0,
|
|
|
|
+ },
|
|
|
|
+ [41] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_B,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 9,
|
|
|
|
+ .prio_mask = 1,
|
|
|
|
+ },
|
|
[42] = {
|
|
[42] = {
|
|
.mask = IPIC_SIMSR_H,
|
|
.mask = IPIC_SIMSR_H,
|
|
.prio = IPIC_SIPRR_B,
|
|
.prio = IPIC_SIPRR_B,
|
|
@@ -230,6 +279,13 @@ static struct ipic_info ipic_info[] = {
|
|
.bit = 10,
|
|
.bit = 10,
|
|
.prio_mask = 2,
|
|
.prio_mask = 2,
|
|
},
|
|
},
|
|
|
|
+ [43] = {
|
|
|
|
+ .mask = IPIC_SIMSR_H,
|
|
|
|
+ .prio = IPIC_SIPRR_B,
|
|
|
|
+ .force = IPIC_SIFCR_H,
|
|
|
|
+ .bit = 11,
|
|
|
|
+ .prio_mask = 3,
|
|
|
|
+ },
|
|
[44] = {
|
|
[44] = {
|
|
.mask = IPIC_SIMSR_H,
|
|
.mask = IPIC_SIMSR_H,
|
|
.prio = IPIC_SIPRR_B,
|
|
.prio = IPIC_SIPRR_B,
|
|
@@ -387,6 +443,12 @@ static struct ipic_info ipic_info[] = {
|
|
.force = IPIC_SIFCR_L,
|
|
.force = IPIC_SIFCR_L,
|
|
.bit = 18,
|
|
.bit = 18,
|
|
},
|
|
},
|
|
|
|
+ [83] = {
|
|
|
|
+ .mask = IPIC_SIMSR_L,
|
|
|
|
+ .prio = 0,
|
|
|
|
+ .force = IPIC_SIFCR_L,
|
|
|
|
+ .bit = 19,
|
|
|
|
+ },
|
|
[84] = {
|
|
[84] = {
|
|
.mask = IPIC_SIMSR_L,
|
|
.mask = IPIC_SIMSR_L,
|
|
.prio = 0,
|
|
.prio = 0,
|