|
@@ -454,9 +454,29 @@ DEFINE_CLK_GATE(cefuse_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
|
|
|
*/
|
|
|
DEFINE_CLK_FIXED_FACTOR(clkdiv32k_ck, "clk_24mhz", &clk_24mhz, 0x0, 1, 732);
|
|
|
|
|
|
-DEFINE_CLK_GATE(clkdiv32k_ick, "clkdiv32k_ck", &clkdiv32k_ck, 0x0,
|
|
|
- AM33XX_CM_PER_CLKDIV32K_CLKCTRL, AM33XX_MODULEMODE_SWCTRL_SHIFT,
|
|
|
- 0x0, NULL);
|
|
|
+static struct clk clkdiv32k_ick;
|
|
|
+
|
|
|
+static const char *clkdiv32k_ick_parent_names[] = {
|
|
|
+ "clkdiv32k_ck",
|
|
|
+};
|
|
|
+
|
|
|
+static const struct clk_ops clkdiv32k_ick_ops = {
|
|
|
+ .enable = &omap2_dflt_clk_enable,
|
|
|
+ .disable = &omap2_dflt_clk_disable,
|
|
|
+ .is_enabled = &omap2_dflt_clk_is_enabled,
|
|
|
+ .init = &omap2_init_clk_clkdm,
|
|
|
+};
|
|
|
+
|
|
|
+static struct clk_hw_omap clkdiv32k_ick_hw = {
|
|
|
+ .hw = {
|
|
|
+ .clk = &clkdiv32k_ick,
|
|
|
+ },
|
|
|
+ .enable_reg = AM33XX_CM_PER_CLKDIV32K_CLKCTRL,
|
|
|
+ .enable_bit = AM33XX_MODULEMODE_SWCTRL_SHIFT,
|
|
|
+ .clkdm_name = "clk_24mhz_clkdm",
|
|
|
+};
|
|
|
+
|
|
|
+DEFINE_STRUCT_CLK(clkdiv32k_ick, clkdiv32k_ick_parent_names, clkdiv32k_ick_ops);
|
|
|
|
|
|
/* "usbotg_fck" is an additional clock and not really a modulemode */
|
|
|
DEFINE_CLK_GATE(usbotg_fck, "dpll_per_ck", &dpll_per_ck, 0x0,
|