|
@@ -975,6 +975,7 @@ static struct clk gpt7_ick = {
|
|
|
.name = "gpt7_ick",
|
|
|
.ops = &clkops_omap2_iclk_dflt_wait,
|
|
|
.parent = &l4_ck,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
.enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
|
|
|
.enable_bit = OMAP24XX_EN_GPT7_SHIFT,
|
|
|
.recalc = &followparent_recalc,
|
|
@@ -1747,7 +1748,7 @@ static struct clk mmchs1_fck = {
|
|
|
.name = "mmchs1_fck",
|
|
|
.ops = &clkops_omap2_dflt_wait,
|
|
|
.parent = &func_96m_ck,
|
|
|
- .clkdm_name = "core_l3_clkdm",
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
.enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
|
|
|
.enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
|
|
|
.recalc = &followparent_recalc,
|
|
@@ -1767,6 +1768,7 @@ static struct clk mmchs2_fck = {
|
|
|
.name = "mmchs2_fck",
|
|
|
.ops = &clkops_omap2_dflt_wait,
|
|
|
.parent = &func_96m_ck,
|
|
|
+ .clkdm_name = "core_l4_clkdm",
|
|
|
.enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
|
|
|
.enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
|
|
|
.recalc = &followparent_recalc,
|