|
@@ -135,7 +135,7 @@ static struct radeon_asic r100_asic = {
|
|
|
.resume = &r100_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r100_gpu_is_lockup,
|
|
|
- .gpu_reset = &r100_gpu_reset,
|
|
|
+ .asic_reset = &r100_asic_reset,
|
|
|
.gart_tlb_flush = &r100_pci_gart_tlb_flush,
|
|
|
.gart_set_page = &r100_pci_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -174,7 +174,7 @@ static struct radeon_asic r200_asic = {
|
|
|
.resume = &r100_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r100_gpu_is_lockup,
|
|
|
- .gpu_reset = &r100_gpu_reset,
|
|
|
+ .asic_reset = &r100_asic_reset,
|
|
|
.gart_tlb_flush = &r100_pci_gart_tlb_flush,
|
|
|
.gart_set_page = &r100_pci_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -212,7 +212,7 @@ static struct radeon_asic r300_asic = {
|
|
|
.resume = &r300_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &r300_gpu_reset,
|
|
|
+ .asic_reset = &r300_asic_reset,
|
|
|
.gart_tlb_flush = &r100_pci_gart_tlb_flush,
|
|
|
.gart_set_page = &r100_pci_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -251,7 +251,7 @@ static struct radeon_asic r300_asic_pcie = {
|
|
|
.resume = &r300_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &r300_gpu_reset,
|
|
|
+ .asic_reset = &r300_asic_reset,
|
|
|
.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rv370_pcie_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -289,7 +289,7 @@ static struct radeon_asic r420_asic = {
|
|
|
.resume = &r420_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &r300_gpu_reset,
|
|
|
+ .asic_reset = &r300_asic_reset,
|
|
|
.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rv370_pcie_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -328,7 +328,7 @@ static struct radeon_asic rs400_asic = {
|
|
|
.resume = &rs400_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &r300_gpu_reset,
|
|
|
+ .asic_reset = &r300_asic_reset,
|
|
|
.gart_tlb_flush = &rs400_gart_tlb_flush,
|
|
|
.gart_set_page = &rs400_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -367,7 +367,7 @@ static struct radeon_asic rs600_asic = {
|
|
|
.resume = &rs600_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &r300_gpu_reset,
|
|
|
+ .asic_reset = &r300_asic_reset,
|
|
|
.gart_tlb_flush = &rs600_gart_tlb_flush,
|
|
|
.gart_set_page = &rs600_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -406,7 +406,7 @@ static struct radeon_asic rs690_asic = {
|
|
|
.resume = &rs690_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &r300_gpu_reset,
|
|
|
+ .asic_reset = &r300_asic_reset,
|
|
|
.gart_tlb_flush = &rs400_gart_tlb_flush,
|
|
|
.gart_set_page = &rs400_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -445,7 +445,7 @@ static struct radeon_asic rv515_asic = {
|
|
|
.resume = &rv515_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &rv515_gpu_reset,
|
|
|
+ .asic_reset = &rv515_asic_reset,
|
|
|
.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rv370_pcie_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -484,7 +484,7 @@ static struct radeon_asic r520_asic = {
|
|
|
.resume = &r520_resume,
|
|
|
.vga_set_state = &r100_vga_set_state,
|
|
|
.gpu_is_lockup = &r300_gpu_is_lockup,
|
|
|
- .gpu_reset = &rv515_gpu_reset,
|
|
|
+ .asic_reset = &rv515_asic_reset,
|
|
|
.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rv370_pcie_gart_set_page,
|
|
|
.cp_commit = &r100_cp_commit,
|
|
@@ -524,7 +524,7 @@ static struct radeon_asic r600_asic = {
|
|
|
.cp_commit = &r600_cp_commit,
|
|
|
.vga_set_state = &r600_vga_set_state,
|
|
|
.gpu_is_lockup = &r600_gpu_is_lockup,
|
|
|
- .gpu_reset = &r600_gpu_reset,
|
|
|
+ .asic_reset = &r600_asic_reset,
|
|
|
.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rs600_gart_set_page,
|
|
|
.ring_test = &r600_ring_test,
|
|
@@ -561,7 +561,7 @@ static struct radeon_asic rs780_asic = {
|
|
|
.resume = &r600_resume,
|
|
|
.cp_commit = &r600_cp_commit,
|
|
|
.vga_set_state = &r600_vga_set_state,
|
|
|
- .gpu_reset = &r600_gpu_reset,
|
|
|
+ .asic_reset = &r600_asic_reset,
|
|
|
.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rs600_gart_set_page,
|
|
|
.ring_test = &r600_ring_test,
|
|
@@ -597,7 +597,7 @@ static struct radeon_asic rv770_asic = {
|
|
|
.suspend = &rv770_suspend,
|
|
|
.resume = &rv770_resume,
|
|
|
.cp_commit = &r600_cp_commit,
|
|
|
- .gpu_reset = &r600_gpu_reset,
|
|
|
+ .asic_reset = &r600_asic_reset,
|
|
|
.gpu_is_lockup = &r600_gpu_is_lockup,
|
|
|
.vga_set_state = &r600_vga_set_state,
|
|
|
.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
|
|
@@ -636,7 +636,7 @@ static struct radeon_asic evergreen_asic = {
|
|
|
.resume = &evergreen_resume,
|
|
|
.cp_commit = NULL,
|
|
|
.gpu_is_lockup = &evergreen_gpu_is_lockup,
|
|
|
- .gpu_reset = &evergreen_gpu_reset,
|
|
|
+ .asic_reset = &evergreen_asic_reset,
|
|
|
.vga_set_state = &r600_vga_set_state,
|
|
|
.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
|
|
|
.gart_set_page = &rs600_gart_set_page,
|