|
@@ -197,13 +197,6 @@ __dabt_svc:
|
|
|
@ IRQs off again before pulling preserved data off the stack
|
|
|
@
|
|
|
disable_irq_notrace
|
|
|
-
|
|
|
-#ifdef CONFIG_TRACE_IRQFLAGS
|
|
|
- tst r5, #PSR_I_BIT
|
|
|
- bleq trace_hardirqs_on
|
|
|
- tst r5, #PSR_I_BIT
|
|
|
- blne trace_hardirqs_off
|
|
|
-#endif
|
|
|
svc_exit r5 @ return from exception
|
|
|
UNWIND(.fnend )
|
|
|
ENDPROC(__dabt_svc)
|
|
@@ -223,12 +216,7 @@ __irq_svc:
|
|
|
blne svc_preempt
|
|
|
#endif
|
|
|
|
|
|
-#ifdef CONFIG_TRACE_IRQFLAGS
|
|
|
- @ The parent context IRQs must have been enabled to get here in
|
|
|
- @ the first place, so there's no point checking the PSR I bit.
|
|
|
- bl trace_hardirqs_on
|
|
|
-#endif
|
|
|
- svc_exit r5 @ return from exception
|
|
|
+ svc_exit r5, irq = 1 @ return from exception
|
|
|
UNWIND(.fnend )
|
|
|
ENDPROC(__irq_svc)
|
|
|
|
|
@@ -305,12 +293,6 @@ __und_svc_finish:
|
|
|
@ restore SPSR and restart the instruction
|
|
|
@
|
|
|
ldr r5, [sp, #S_PSR] @ Get SVC cpsr
|
|
|
-#ifdef CONFIG_TRACE_IRQFLAGS
|
|
|
- tst r5, #PSR_I_BIT
|
|
|
- bleq trace_hardirqs_on
|
|
|
- tst r5, #PSR_I_BIT
|
|
|
- blne trace_hardirqs_off
|
|
|
-#endif
|
|
|
svc_exit r5 @ return from exception
|
|
|
UNWIND(.fnend )
|
|
|
ENDPROC(__und_svc)
|
|
@@ -325,13 +307,6 @@ __pabt_svc:
|
|
|
@ IRQs off again before pulling preserved data off the stack
|
|
|
@
|
|
|
disable_irq_notrace
|
|
|
-
|
|
|
-#ifdef CONFIG_TRACE_IRQFLAGS
|
|
|
- tst r5, #PSR_I_BIT
|
|
|
- bleq trace_hardirqs_on
|
|
|
- tst r5, #PSR_I_BIT
|
|
|
- blne trace_hardirqs_off
|
|
|
-#endif
|
|
|
svc_exit r5 @ return from exception
|
|
|
UNWIND(.fnend )
|
|
|
ENDPROC(__pabt_svc)
|