|
@@ -18,11 +18,13 @@
|
|
#define _EFER_LME 8 /* Long mode enable */
|
|
#define _EFER_LME 8 /* Long mode enable */
|
|
#define _EFER_LMA 10 /* Long mode active (read-only) */
|
|
#define _EFER_LMA 10 /* Long mode active (read-only) */
|
|
#define _EFER_NX 11 /* No execute enable */
|
|
#define _EFER_NX 11 /* No execute enable */
|
|
|
|
+#define _EFER_SVME 12 /* Enable virtualization */
|
|
|
|
|
|
#define EFER_SCE (1<<_EFER_SCE)
|
|
#define EFER_SCE (1<<_EFER_SCE)
|
|
#define EFER_LME (1<<_EFER_LME)
|
|
#define EFER_LME (1<<_EFER_LME)
|
|
#define EFER_LMA (1<<_EFER_LMA)
|
|
#define EFER_LMA (1<<_EFER_LMA)
|
|
#define EFER_NX (1<<_EFER_NX)
|
|
#define EFER_NX (1<<_EFER_NX)
|
|
|
|
+#define EFER_SVME (1<<_EFER_SVME)
|
|
|
|
|
|
/* Intel MSRs. Some also available on other CPUs */
|
|
/* Intel MSRs. Some also available on other CPUs */
|
|
#define MSR_IA32_PERFCTR0 0x000000c1
|
|
#define MSR_IA32_PERFCTR0 0x000000c1
|
|
@@ -360,4 +362,9 @@
|
|
#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
|
|
#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
|
|
#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
|
|
#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
|
|
|
|
|
|
|
|
+/* AMD-V MSRs */
|
|
|
|
+
|
|
|
|
+#define MSR_VM_CR 0xc0010114
|
|
|
|
+#define MSR_VM_HSAVE_PA 0xc0010117
|
|
|
|
+
|
|
#endif /* _ASM_X86_MSR_INDEX_H */
|
|
#endif /* _ASM_X86_MSR_INDEX_H */
|