|
@@ -234,7 +234,7 @@ static void __init dec_init_kn01(void)
|
|
memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
|
|
memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
|
|
sizeof(kn01_cpu_mask_nr_tbl));
|
|
sizeof(kn01_cpu_mask_nr_tbl));
|
|
|
|
|
|
- mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
|
|
|
|
|
|
+ mips_cpu_irq_init();
|
|
|
|
|
|
} /* dec_init_kn01 */
|
|
} /* dec_init_kn01 */
|
|
|
|
|
|
@@ -309,7 +309,7 @@ static void __init dec_init_kn230(void)
|
|
memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
|
|
memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
|
|
sizeof(kn230_cpu_mask_nr_tbl));
|
|
sizeof(kn230_cpu_mask_nr_tbl));
|
|
|
|
|
|
- mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
|
|
|
|
|
|
+ mips_cpu_irq_init();
|
|
|
|
|
|
} /* dec_init_kn230 */
|
|
} /* dec_init_kn230 */
|
|
|
|
|
|
@@ -403,7 +403,7 @@ static void __init dec_init_kn02(void)
|
|
memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
|
|
memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
|
|
sizeof(kn02_asic_mask_nr_tbl));
|
|
sizeof(kn02_asic_mask_nr_tbl));
|
|
|
|
|
|
- mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
|
|
|
|
|
|
+ mips_cpu_irq_init();
|
|
init_kn02_irqs(KN02_IRQ_BASE);
|
|
init_kn02_irqs(KN02_IRQ_BASE);
|
|
|
|
|
|
} /* dec_init_kn02 */
|
|
} /* dec_init_kn02 */
|
|
@@ -504,7 +504,7 @@ static void __init dec_init_kn02ba(void)
|
|
memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
|
|
memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
|
|
sizeof(kn02ba_asic_mask_nr_tbl));
|
|
sizeof(kn02ba_asic_mask_nr_tbl));
|
|
|
|
|
|
- mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
|
|
|
|
|
|
+ mips_cpu_irq_init();
|
|
init_ioasic_irqs(IO_IRQ_BASE);
|
|
init_ioasic_irqs(IO_IRQ_BASE);
|
|
|
|
|
|
} /* dec_init_kn02ba */
|
|
} /* dec_init_kn02ba */
|
|
@@ -601,7 +601,7 @@ static void __init dec_init_kn02ca(void)
|
|
memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
|
|
memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
|
|
sizeof(kn02ca_asic_mask_nr_tbl));
|
|
sizeof(kn02ca_asic_mask_nr_tbl));
|
|
|
|
|
|
- mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
|
|
|
|
|
|
+ mips_cpu_irq_init();
|
|
init_ioasic_irqs(IO_IRQ_BASE);
|
|
init_ioasic_irqs(IO_IRQ_BASE);
|
|
|
|
|
|
} /* dec_init_kn02ca */
|
|
} /* dec_init_kn02ca */
|
|
@@ -702,7 +702,7 @@ static void __init dec_init_kn03(void)
|
|
memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
|
|
memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
|
|
sizeof(kn03_asic_mask_nr_tbl));
|
|
sizeof(kn03_asic_mask_nr_tbl));
|
|
|
|
|
|
- mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
|
|
|
|
|
|
+ mips_cpu_irq_init();
|
|
init_ioasic_irqs(IO_IRQ_BASE);
|
|
init_ioasic_irqs(IO_IRQ_BASE);
|
|
|
|
|
|
} /* dec_init_kn03 */
|
|
} /* dec_init_kn03 */
|