|
@@ -25,6 +25,7 @@
|
|
|
#include <linux/module.h>
|
|
|
#include <linux/phy.h>
|
|
|
#include <linux/micrel_phy.h>
|
|
|
+#include <linux/of.h>
|
|
|
|
|
|
/* Operation Mode Strap Override */
|
|
|
#define MII_KSZPHY_OMSO 0x16
|
|
@@ -53,6 +54,20 @@
|
|
|
#define KS8737_CTRL_INT_ACTIVE_HIGH (1 << 14)
|
|
|
#define KSZ8051_RMII_50MHZ_CLK (1 << 7)
|
|
|
|
|
|
+/* Write/read to/from extended registers */
|
|
|
+#define MII_KSZPHY_EXTREG 0x0b
|
|
|
+#define KSZPHY_EXTREG_WRITE 0x8000
|
|
|
+
|
|
|
+#define MII_KSZPHY_EXTREG_WRITE 0x0c
|
|
|
+#define MII_KSZPHY_EXTREG_READ 0x0d
|
|
|
+
|
|
|
+/* Extended registers */
|
|
|
+#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
|
|
|
+#define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
|
|
|
+#define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
|
|
|
+
|
|
|
+#define PS_TO_REG 200
|
|
|
+
|
|
|
static int ksz_config_flags(struct phy_device *phydev)
|
|
|
{
|
|
|
int regval;
|
|
@@ -65,6 +80,20 @@ static int ksz_config_flags(struct phy_device *phydev)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
+static int kszphy_extended_write(struct phy_device *phydev,
|
|
|
+ u32 regnum, u16 val)
|
|
|
+{
|
|
|
+ phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
|
|
|
+ return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
|
|
|
+}
|
|
|
+
|
|
|
+static int kszphy_extended_read(struct phy_device *phydev,
|
|
|
+ u32 regnum)
|
|
|
+{
|
|
|
+ phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
|
|
|
+ return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
|
|
|
+}
|
|
|
+
|
|
|
static int kszphy_ack_interrupt(struct phy_device *phydev)
|
|
|
{
|
|
|
/* bit[7..0] int status, which is a read and clear register. */
|
|
@@ -141,6 +170,78 @@ static int ks8051_config_init(struct phy_device *phydev)
|
|
|
return rc < 0 ? rc : 0;
|
|
|
}
|
|
|
|
|
|
+static int ksz9021_load_values_from_of(struct phy_device *phydev,
|
|
|
+ struct device_node *of_node, u16 reg,
|
|
|
+ char *field1, char *field2,
|
|
|
+ char *field3, char *field4)
|
|
|
+{
|
|
|
+ int val1 = -1;
|
|
|
+ int val2 = -2;
|
|
|
+ int val3 = -3;
|
|
|
+ int val4 = -4;
|
|
|
+ int newval;
|
|
|
+ int matches = 0;
|
|
|
+
|
|
|
+ if (!of_property_read_u32(of_node, field1, &val1))
|
|
|
+ matches++;
|
|
|
+
|
|
|
+ if (!of_property_read_u32(of_node, field2, &val2))
|
|
|
+ matches++;
|
|
|
+
|
|
|
+ if (!of_property_read_u32(of_node, field3, &val3))
|
|
|
+ matches++;
|
|
|
+
|
|
|
+ if (!of_property_read_u32(of_node, field4, &val4))
|
|
|
+ matches++;
|
|
|
+
|
|
|
+ if (!matches)
|
|
|
+ return 0;
|
|
|
+
|
|
|
+ if (matches < 4)
|
|
|
+ newval = kszphy_extended_read(phydev, reg);
|
|
|
+ else
|
|
|
+ newval = 0;
|
|
|
+
|
|
|
+ if (val1 != -1)
|
|
|
+ newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
|
|
|
+
|
|
|
+ if (val2 != -1)
|
|
|
+ newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
|
|
|
+
|
|
|
+ if (val3 != -1)
|
|
|
+ newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
|
|
|
+
|
|
|
+ if (val4 != -1)
|
|
|
+ newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
|
|
|
+
|
|
|
+ return kszphy_extended_write(phydev, reg, newval);
|
|
|
+}
|
|
|
+
|
|
|
+static int ksz9021_config_init(struct phy_device *phydev)
|
|
|
+{
|
|
|
+ struct device *dev = &phydev->dev;
|
|
|
+ struct device_node *of_node = dev->of_node;
|
|
|
+
|
|
|
+ if (!of_node && dev->parent->of_node)
|
|
|
+ of_node = dev->parent->of_node;
|
|
|
+
|
|
|
+ if (of_node) {
|
|
|
+ ksz9021_load_values_from_of(phydev, of_node,
|
|
|
+ MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
|
|
|
+ "txen-skew-ps", "txc-skew-ps",
|
|
|
+ "rxdv-skew-ps", "rxc-skew-ps");
|
|
|
+ ksz9021_load_values_from_of(phydev, of_node,
|
|
|
+ MII_KSZPHY_RX_DATA_PAD_SKEW,
|
|
|
+ "rxd0-skew-ps", "rxd1-skew-ps",
|
|
|
+ "rxd2-skew-ps", "rxd3-skew-ps");
|
|
|
+ ksz9021_load_values_from_of(phydev, of_node,
|
|
|
+ MII_KSZPHY_TX_DATA_PAD_SKEW,
|
|
|
+ "txd0-skew-ps", "txd1-skew-ps",
|
|
|
+ "txd2-skew-ps", "txd3-skew-ps");
|
|
|
+ }
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
#define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
|
|
|
#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX (1 << 6)
|
|
|
#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED (1 << 4)
|
|
@@ -281,7 +382,7 @@ static struct phy_driver ksphy_driver[] = {
|
|
|
.name = "Micrel KSZ9021 Gigabit PHY",
|
|
|
.features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
|
|
|
.flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
|
|
|
- .config_init = kszphy_config_init,
|
|
|
+ .config_init = ksz9021_config_init,
|
|
|
.config_aneg = genphy_config_aneg,
|
|
|
.read_status = genphy_read_status,
|
|
|
.ack_interrupt = kszphy_ack_interrupt,
|