|
@@ -469,6 +469,20 @@ static const unsigned armv7_a5_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
|
|
|
[C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
},
|
|
|
},
|
|
|
+ [C(NODE)] = {
|
|
|
+ [C(OP_READ)] = {
|
|
|
+ [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ },
|
|
|
+ [C(OP_WRITE)] = {
|
|
|
+ [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ },
|
|
|
+ [C(OP_PREFETCH)] = {
|
|
|
+ [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ },
|
|
|
+ },
|
|
|
};
|
|
|
|
|
|
/*
|
|
@@ -579,6 +593,20 @@ static const unsigned armv7_a15_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
|
|
|
[C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
},
|
|
|
},
|
|
|
+ [C(NODE)] = {
|
|
|
+ [C(OP_READ)] = {
|
|
|
+ [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ },
|
|
|
+ [C(OP_WRITE)] = {
|
|
|
+ [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ },
|
|
|
+ [C(OP_PREFETCH)] = {
|
|
|
+ [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
|
|
|
+ },
|
|
|
+ },
|
|
|
};
|
|
|
|
|
|
/*
|