|
@@ -118,7 +118,7 @@
|
|
|
(EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
|
|
|
(EVENT_COMBINE_MASK << EVENT_COMBINE_SHIFT) | \
|
|
|
(EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
|
|
|
- (EVENT_EBB_MASK << EVENT_CONFIG_EBB_SHIFT) | \
|
|
|
+ (EVENT_EBB_MASK << PERF_EVENT_CONFIG_EBB_SHIFT) | \
|
|
|
EVENT_PSEL_MASK)
|
|
|
|
|
|
/* MMCRA IFM bits - POWER8 */
|
|
@@ -233,10 +233,10 @@ static int power8_get_constraint(u64 event, unsigned long *maskp, unsigned long
|
|
|
pmc = (event >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
|
|
|
unit = (event >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
|
|
|
cache = (event >> EVENT_CACHE_SEL_SHIFT) & EVENT_CACHE_SEL_MASK;
|
|
|
- ebb = (event >> EVENT_CONFIG_EBB_SHIFT) & EVENT_EBB_MASK;
|
|
|
+ ebb = (event >> PERF_EVENT_CONFIG_EBB_SHIFT) & EVENT_EBB_MASK;
|
|
|
|
|
|
/* Clear the EBB bit in the event, so event checks work below */
|
|
|
- event &= ~(EVENT_EBB_MASK << EVENT_CONFIG_EBB_SHIFT);
|
|
|
+ event &= ~(EVENT_EBB_MASK << PERF_EVENT_CONFIG_EBB_SHIFT);
|
|
|
|
|
|
if (pmc) {
|
|
|
if (pmc > 6)
|