|
@@ -21,6 +21,7 @@ static inline u32 sdram_selfrefresh_enable(void)
|
|
|
}
|
|
|
|
|
|
#define sdram_selfrefresh_disable(saved_lpr) at91_sys_write(AT91_SDRAMC_LPR, saved_lpr)
|
|
|
+#define wait_for_interrupt_enable() asm("mcr p15, 0, r0, c7, c0, 4")
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_AT91CAP9)
|
|
|
#include <mach/at91cap9_ddrsdr.h>
|
|
@@ -38,6 +39,7 @@ static inline u32 sdram_selfrefresh_enable(void)
|
|
|
}
|
|
|
|
|
|
#define sdram_selfrefresh_disable(saved_lpr) at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr)
|
|
|
+#define wait_for_interrupt_enable() cpu_do_idle()
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_AT91SAM9G45)
|
|
|
#include <mach/at91sam9_ddrsdr.h>
|
|
@@ -74,6 +76,7 @@ static inline u32 sdram_selfrefresh_enable(void)
|
|
|
at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0); \
|
|
|
at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1); \
|
|
|
} while (0)
|
|
|
+#define wait_for_interrupt_enable() cpu_do_idle()
|
|
|
|
|
|
#else
|
|
|
#include <mach/at91sam9_sdramc.h>
|
|
@@ -98,5 +101,6 @@ static inline u32 sdram_selfrefresh_enable(void)
|
|
|
}
|
|
|
|
|
|
#define sdram_selfrefresh_disable(saved_lpr) at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr)
|
|
|
+#define wait_for_interrupt_enable() cpu_do_idle()
|
|
|
|
|
|
#endif
|