|
@@ -27,6 +27,22 @@
|
|
|
#include <plat/time.h>
|
|
|
#include "common.h"
|
|
|
|
|
|
+/* These can go away once Dove uses the mvebu-mbus DT binding */
|
|
|
+#define DOVE_MBUS_PCIE0_MEM_TARGET 0x4
|
|
|
+#define DOVE_MBUS_PCIE0_MEM_ATTR 0xe8
|
|
|
+#define DOVE_MBUS_PCIE0_IO_TARGET 0x4
|
|
|
+#define DOVE_MBUS_PCIE0_IO_ATTR 0xe0
|
|
|
+#define DOVE_MBUS_PCIE1_MEM_TARGET 0x8
|
|
|
+#define DOVE_MBUS_PCIE1_MEM_ATTR 0xe8
|
|
|
+#define DOVE_MBUS_PCIE1_IO_TARGET 0x8
|
|
|
+#define DOVE_MBUS_PCIE1_IO_ATTR 0xe0
|
|
|
+#define DOVE_MBUS_CESA_TARGET 0x3
|
|
|
+#define DOVE_MBUS_CESA_ATTR 0x1
|
|
|
+#define DOVE_MBUS_BOOTROM_TARGET 0x1
|
|
|
+#define DOVE_MBUS_BOOTROM_ATTR 0xfd
|
|
|
+#define DOVE_MBUS_SCRATCHPAD_TARGET 0xd
|
|
|
+#define DOVE_MBUS_SCRATCHPAD_ATTR 0x0
|
|
|
+
|
|
|
/*****************************************************************************
|
|
|
* I/O Address Mapping
|
|
|
****************************************************************************/
|
|
@@ -332,34 +348,40 @@ void __init dove_setup_cpu_wins(void)
|
|
|
{
|
|
|
/*
|
|
|
* The PCIe windows will no longer be statically allocated
|
|
|
- * here once Dove is migrated to the pci-mvebu driver.
|
|
|
+ * here once Dove is migrated to the pci-mvebu driver. The
|
|
|
+ * non-PCIe windows will no longer be created here once Dove
|
|
|
+ * fully moves to DT.
|
|
|
*/
|
|
|
- mvebu_mbus_add_window_remap_flags("pcie0.0",
|
|
|
+ mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE0_IO_TARGET,
|
|
|
+ DOVE_MBUS_PCIE0_IO_ATTR,
|
|
|
DOVE_PCIE0_IO_PHYS_BASE,
|
|
|
DOVE_PCIE0_IO_SIZE,
|
|
|
- DOVE_PCIE0_IO_BUS_BASE,
|
|
|
- MVEBU_MBUS_PCI_IO);
|
|
|
- mvebu_mbus_add_window_remap_flags("pcie1.0",
|
|
|
+ DOVE_PCIE0_IO_BUS_BASE);
|
|
|
+ mvebu_mbus_add_window_remap_by_id(DOVE_MBUS_PCIE1_IO_TARGET,
|
|
|
+ DOVE_MBUS_PCIE1_IO_ATTR,
|
|
|
DOVE_PCIE1_IO_PHYS_BASE,
|
|
|
DOVE_PCIE1_IO_SIZE,
|
|
|
- DOVE_PCIE1_IO_BUS_BASE,
|
|
|
- MVEBU_MBUS_PCI_IO);
|
|
|
- mvebu_mbus_add_window_remap_flags("pcie0.0",
|
|
|
- DOVE_PCIE0_MEM_PHYS_BASE,
|
|
|
- DOVE_PCIE0_MEM_SIZE,
|
|
|
- MVEBU_MBUS_NO_REMAP,
|
|
|
- MVEBU_MBUS_PCI_MEM);
|
|
|
- mvebu_mbus_add_window_remap_flags("pcie1.0",
|
|
|
- DOVE_PCIE1_MEM_PHYS_BASE,
|
|
|
- DOVE_PCIE1_MEM_SIZE,
|
|
|
- MVEBU_MBUS_NO_REMAP,
|
|
|
- MVEBU_MBUS_PCI_MEM);
|
|
|
- mvebu_mbus_add_window("cesa", DOVE_CESA_PHYS_BASE,
|
|
|
- DOVE_CESA_SIZE);
|
|
|
- mvebu_mbus_add_window("bootrom", DOVE_BOOTROM_PHYS_BASE,
|
|
|
- DOVE_BOOTROM_SIZE);
|
|
|
- mvebu_mbus_add_window("scratchpad", DOVE_SCRATCHPAD_PHYS_BASE,
|
|
|
- DOVE_SCRATCHPAD_SIZE);
|
|
|
+ DOVE_PCIE1_IO_BUS_BASE);
|
|
|
+ mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE0_MEM_TARGET,
|
|
|
+ DOVE_MBUS_PCIE0_MEM_ATTR,
|
|
|
+ DOVE_PCIE0_MEM_PHYS_BASE,
|
|
|
+ DOVE_PCIE0_MEM_SIZE);
|
|
|
+ mvebu_mbus_add_window_by_id(DOVE_MBUS_PCIE1_MEM_TARGET,
|
|
|
+ DOVE_MBUS_PCIE1_MEM_ATTR,
|
|
|
+ DOVE_PCIE1_MEM_PHYS_BASE,
|
|
|
+ DOVE_PCIE1_MEM_SIZE);
|
|
|
+ mvebu_mbus_add_window_by_id(DOVE_MBUS_CESA_TARGET,
|
|
|
+ DOVE_MBUS_CESA_ATTR,
|
|
|
+ DOVE_CESA_PHYS_BASE,
|
|
|
+ DOVE_CESA_SIZE);
|
|
|
+ mvebu_mbus_add_window_by_id(DOVE_MBUS_BOOTROM_TARGET,
|
|
|
+ DOVE_MBUS_BOOTROM_ATTR,
|
|
|
+ DOVE_BOOTROM_PHYS_BASE,
|
|
|
+ DOVE_BOOTROM_SIZE);
|
|
|
+ mvebu_mbus_add_window_by_id(DOVE_MBUS_SCRATCHPAD_TARGET,
|
|
|
+ DOVE_MBUS_SCRATCHPAD_ATTR,
|
|
|
+ DOVE_SCRATCHPAD_PHYS_BASE,
|
|
|
+ DOVE_SCRATCHPAD_SIZE);
|
|
|
}
|
|
|
|
|
|
void __init dove_init(void)
|