|
@@ -52,7 +52,7 @@
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
device_type = "soc";
|
|
device_type = "soc";
|
|
ranges = <0 e0000000 00100000>;
|
|
ranges = <0 e0000000 00100000>;
|
|
- reg = <e0000000 00100000>;
|
|
|
|
|
|
+ reg = <e0000000 00001000>;
|
|
bus-frequency = <0>;
|
|
bus-frequency = <0>;
|
|
|
|
|
|
memory-controller@2000 {
|
|
memory-controller@2000 {
|
|
@@ -183,60 +183,6 @@
|
|
fsl,has-rstcr;
|
|
fsl,has-rstcr;
|
|
};
|
|
};
|
|
|
|
|
|
- pci@8000 {
|
|
|
|
- interrupt-map-mask = <f800 0 0 7>;
|
|
|
|
- interrupt-map = <
|
|
|
|
- /* IDSEL 0x12 AD18 */
|
|
|
|
- 9000 0 0 1 &mpic 5 1
|
|
|
|
- 9000 0 0 2 &mpic 6 1
|
|
|
|
- 9000 0 0 3 &mpic 7 1
|
|
|
|
- 9000 0 0 4 &mpic 4 1
|
|
|
|
-
|
|
|
|
- /* IDSEL 0x13 AD19 */
|
|
|
|
- 9800 0 0 1 &mpic 6 1
|
|
|
|
- 9800 0 0 2 &mpic 7 1
|
|
|
|
- 9800 0 0 3 &mpic 4 1
|
|
|
|
- 9800 0 0 4 &mpic 5 1>;
|
|
|
|
-
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <18 2>;
|
|
|
|
- bus-range = <0 ff>;
|
|
|
|
- ranges = <02000000 0 80000000 80000000 0 20000000
|
|
|
|
- 01000000 0 00000000 e2000000 0 00800000>;
|
|
|
|
- clock-frequency = <3f940aa>;
|
|
|
|
- #interrupt-cells = <1>;
|
|
|
|
- #size-cells = <2>;
|
|
|
|
- #address-cells = <3>;
|
|
|
|
- reg = <8000 1000>;
|
|
|
|
- compatible = "fsl,mpc8540-pci";
|
|
|
|
- device_type = "pci";
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
- /* PCI Express */
|
|
|
|
- pcie@a000 {
|
|
|
|
- interrupt-map-mask = <f800 0 0 7>;
|
|
|
|
- interrupt-map = <
|
|
|
|
-
|
|
|
|
- /* IDSEL 0x0 (PEX) */
|
|
|
|
- 00000 0 0 1 &mpic 0 1
|
|
|
|
- 00000 0 0 2 &mpic 1 1
|
|
|
|
- 00000 0 0 3 &mpic 2 1
|
|
|
|
- 00000 0 0 4 &mpic 3 1>;
|
|
|
|
-
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <1a 2>;
|
|
|
|
- bus-range = <0 ff>;
|
|
|
|
- ranges = <02000000 0 a0000000 a0000000 0 10000000
|
|
|
|
- 01000000 0 00000000 e2800000 0 00800000>;
|
|
|
|
- clock-frequency = <1fca055>;
|
|
|
|
- #interrupt-cells = <1>;
|
|
|
|
- #size-cells = <2>;
|
|
|
|
- #address-cells = <3>;
|
|
|
|
- reg = <a000 1000>;
|
|
|
|
- compatible = "fsl,mpc8548-pcie";
|
|
|
|
- device_type = "pci";
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
serial@4600 {
|
|
serial@4600 {
|
|
device_type = "serial";
|
|
device_type = "serial";
|
|
compatible = "ns16550";
|
|
compatible = "ns16550";
|
|
@@ -269,6 +215,7 @@
|
|
device_type = "open-pic";
|
|
device_type = "open-pic";
|
|
big-endian;
|
|
big-endian;
|
|
};
|
|
};
|
|
|
|
+
|
|
par_io@e0100 {
|
|
par_io@e0100 {
|
|
reg = <e0100 100>;
|
|
reg = <e0100 100>;
|
|
device_type = "par_io";
|
|
device_type = "par_io";
|
|
@@ -301,6 +248,7 @@
|
|
4 13 1 0 2 0 /* GTX_CLK */
|
|
4 13 1 0 2 0 /* GTX_CLK */
|
|
1 1f 2 0 3 0>; /* GTX125 */
|
|
1 1f 2 0 3 0>; /* GTX125 */
|
|
};
|
|
};
|
|
|
|
+
|
|
pio2: ucc_pin@02 {
|
|
pio2: ucc_pin@02 {
|
|
pio-map = <
|
|
pio-map = <
|
|
/* port pin dir open_drain assignment has_irq */
|
|
/* port pin dir open_drain assignment has_irq */
|
|
@@ -461,4 +409,71 @@
|
|
};
|
|
};
|
|
|
|
|
|
};
|
|
};
|
|
|
|
+
|
|
|
|
+ pci@e0008000 {
|
|
|
|
+ interrupt-map-mask = <f800 0 0 7>;
|
|
|
|
+ interrupt-map = <
|
|
|
|
+ /* IDSEL 0x12 AD18 */
|
|
|
|
+ 9000 0 0 1 &mpic 5 1
|
|
|
|
+ 9000 0 0 2 &mpic 6 1
|
|
|
|
+ 9000 0 0 3 &mpic 7 1
|
|
|
|
+ 9000 0 0 4 &mpic 4 1
|
|
|
|
+
|
|
|
|
+ /* IDSEL 0x13 AD19 */
|
|
|
|
+ 9800 0 0 1 &mpic 6 1
|
|
|
|
+ 9800 0 0 2 &mpic 7 1
|
|
|
|
+ 9800 0 0 3 &mpic 4 1
|
|
|
|
+ 9800 0 0 4 &mpic 5 1>;
|
|
|
|
+
|
|
|
|
+ interrupt-parent = <&mpic>;
|
|
|
|
+ interrupts = <18 2>;
|
|
|
|
+ bus-range = <0 ff>;
|
|
|
|
+ ranges = <02000000 0 80000000 80000000 0 20000000
|
|
|
|
+ 01000000 0 00000000 e2000000 0 00800000>;
|
|
|
|
+ clock-frequency = <3f940aa>;
|
|
|
|
+ #interrupt-cells = <1>;
|
|
|
|
+ #size-cells = <2>;
|
|
|
|
+ #address-cells = <3>;
|
|
|
|
+ reg = <e0008000 1000>;
|
|
|
|
+ compatible = "fsl,mpc8540-pci";
|
|
|
|
+ device_type = "pci";
|
|
|
|
+ };
|
|
|
|
+
|
|
|
|
+ /* PCI Express */
|
|
|
|
+ pcie@e000a000 {
|
|
|
|
+ interrupt-map-mask = <f800 0 0 7>;
|
|
|
|
+ interrupt-map = <
|
|
|
|
+
|
|
|
|
+ /* IDSEL 0x0 (PEX) */
|
|
|
|
+ 00000 0 0 1 &mpic 0 1
|
|
|
|
+ 00000 0 0 2 &mpic 1 1
|
|
|
|
+ 00000 0 0 3 &mpic 2 1
|
|
|
|
+ 00000 0 0 4 &mpic 3 1>;
|
|
|
|
+
|
|
|
|
+ interrupt-parent = <&mpic>;
|
|
|
|
+ interrupts = <1a 2>;
|
|
|
|
+ bus-range = <0 ff>;
|
|
|
|
+ ranges = <02000000 0 a0000000 a0000000 0 10000000
|
|
|
|
+ 01000000 0 00000000 e2800000 0 00800000>;
|
|
|
|
+ clock-frequency = <1fca055>;
|
|
|
|
+ #interrupt-cells = <1>;
|
|
|
|
+ #size-cells = <2>;
|
|
|
|
+ #address-cells = <3>;
|
|
|
|
+ reg = <e000a000 1000>;
|
|
|
|
+ compatible = "fsl,mpc8548-pcie";
|
|
|
|
+ device_type = "pci";
|
|
|
|
+ pcie@0 {
|
|
|
|
+ reg = <0 0 0 0 0>;
|
|
|
|
+ #size-cells = <2>;
|
|
|
|
+ #address-cells = <3>;
|
|
|
|
+ device_type = "pci";
|
|
|
|
+ ranges = <02000000 0 a0000000
|
|
|
|
+ 02000000 0 a0000000
|
|
|
|
+ 0 10000000
|
|
|
|
+
|
|
|
|
+ 01000000 0 00000000
|
|
|
|
+ 01000000 0 00000000
|
|
|
|
+ 0 00800000>;
|
|
|
|
+ };
|
|
|
|
+ };
|
|
};
|
|
};
|