|
@@ -145,6 +145,8 @@
|
|
#define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
|
|
#define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
|
|
|
|
|
|
/* CM_FCLKEN1_CORE specific bits */
|
|
/* CM_FCLKEN1_CORE specific bits */
|
|
|
|
+#define OMAP3430_EN_MODEM (1 << 31)
|
|
|
|
+#define OMAP3430_EN_MODEM_SHIFT 31
|
|
|
|
|
|
/* CM_ICLKEN1_CORE specific bits */
|
|
/* CM_ICLKEN1_CORE specific bits */
|
|
#define OMAP3430_EN_ICR (1 << 29)
|
|
#define OMAP3430_EN_ICR (1 << 29)
|
|
@@ -161,6 +163,8 @@
|
|
#define OMAP3430_EN_MAILBOXES_SHIFT 7
|
|
#define OMAP3430_EN_MAILBOXES_SHIFT 7
|
|
#define OMAP3430_EN_OMAPCTRL (1 << 6)
|
|
#define OMAP3430_EN_OMAPCTRL (1 << 6)
|
|
#define OMAP3430_EN_OMAPCTRL_SHIFT 6
|
|
#define OMAP3430_EN_OMAPCTRL_SHIFT 6
|
|
|
|
+#define OMAP3430_EN_SAD2D (1 << 3)
|
|
|
|
+#define OMAP3430_EN_SAD2D_SHIFT 3
|
|
#define OMAP3430_EN_SDRC (1 << 1)
|
|
#define OMAP3430_EN_SDRC (1 << 1)
|
|
#define OMAP3430_EN_SDRC_SHIFT 1
|
|
#define OMAP3430_EN_SDRC_SHIFT 1
|
|
|
|
|
|
@@ -176,6 +180,10 @@
|
|
#define OMAP3430_EN_DES1 (1 << 0)
|
|
#define OMAP3430_EN_DES1 (1 << 0)
|
|
#define OMAP3430_EN_DES1_SHIFT 0
|
|
#define OMAP3430_EN_DES1_SHIFT 0
|
|
|
|
|
|
|
|
+/* CM_ICLKEN3_CORE */
|
|
|
|
+#define OMAP3430_EN_MAD2D_SHIFT 3
|
|
|
|
+#define OMAP3430_EN_MAD2D (1 << 3)
|
|
|
|
+
|
|
/* CM_FCLKEN3_CORE specific bits */
|
|
/* CM_FCLKEN3_CORE specific bits */
|
|
#define OMAP3430ES2_EN_TS_SHIFT 1
|
|
#define OMAP3430ES2_EN_TS_SHIFT 1
|
|
#define OMAP3430ES2_EN_TS_MASK (1 << 1)
|
|
#define OMAP3430ES2_EN_TS_MASK (1 << 1)
|
|
@@ -231,6 +239,8 @@
|
|
#define OMAP3430ES2_ST_CPEFUSE_MASK (1 << 0)
|
|
#define OMAP3430ES2_ST_CPEFUSE_MASK (1 << 0)
|
|
|
|
|
|
/* CM_AUTOIDLE1_CORE */
|
|
/* CM_AUTOIDLE1_CORE */
|
|
|
|
+#define OMAP3430_AUTO_MODEM (1 << 31)
|
|
|
|
+#define OMAP3430_AUTO_MODEM_SHIFT 31
|
|
#define OMAP3430ES2_AUTO_MMC3 (1 << 30)
|
|
#define OMAP3430ES2_AUTO_MMC3 (1 << 30)
|
|
#define OMAP3430ES2_AUTO_MMC3_SHIFT 30
|
|
#define OMAP3430ES2_AUTO_MMC3_SHIFT 30
|
|
#define OMAP3430ES2_AUTO_ICR (1 << 29)
|
|
#define OMAP3430ES2_AUTO_ICR (1 << 29)
|
|
@@ -287,6 +297,8 @@
|
|
#define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
|
|
#define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
|
|
#define OMAP3430ES1_AUTO_D2D (1 << 3)
|
|
#define OMAP3430ES1_AUTO_D2D (1 << 3)
|
|
#define OMAP3430ES1_AUTO_D2D_SHIFT 3
|
|
#define OMAP3430ES1_AUTO_D2D_SHIFT 3
|
|
|
|
+#define OMAP3430_AUTO_SAD2D (1 << 3)
|
|
|
|
+#define OMAP3430_AUTO_SAD2D_SHIFT 3
|
|
#define OMAP3430_AUTO_SSI (1 << 0)
|
|
#define OMAP3430_AUTO_SSI (1 << 0)
|
|
#define OMAP3430_AUTO_SSI_SHIFT 0
|
|
#define OMAP3430_AUTO_SSI_SHIFT 0
|
|
|
|
|
|
@@ -308,6 +320,8 @@
|
|
#define OMAP3430ES2_AUTO_USBTLL (1 << 2)
|
|
#define OMAP3430ES2_AUTO_USBTLL (1 << 2)
|
|
#define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
|
|
#define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
|
|
#define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
|
|
#define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
|
|
|
|
+#define OMAP3430_AUTO_MAD2D_SHIFT 3
|
|
|
|
+#define OMAP3430_AUTO_MAD2D (1 << 3)
|
|
|
|
|
|
/* CM_CLKSEL_CORE */
|
|
/* CM_CLKSEL_CORE */
|
|
#define OMAP3430_CLKSEL_SSI_SHIFT 8
|
|
#define OMAP3430_CLKSEL_SSI_SHIFT 8
|