|
@@ -84,11 +84,6 @@
|
|
#define AT91_CCFG (0xffffed10 - AT91_BASE_SYS)
|
|
#define AT91_CCFG (0xffffed10 - AT91_BASE_SYS)
|
|
#define AT91_DBGU (0xffffee00 - AT91_BASE_SYS)
|
|
#define AT91_DBGU (0xffffee00 - AT91_BASE_SYS)
|
|
#define AT91_AIC (0xfffff000 - AT91_BASE_SYS)
|
|
#define AT91_AIC (0xfffff000 - AT91_BASE_SYS)
|
|
-#define AT91_PIOA (0xfffff200 - AT91_BASE_SYS)
|
|
|
|
-#define AT91_PIOB (0xfffff400 - AT91_BASE_SYS)
|
|
|
|
-#define AT91_PIOC (0xfffff600 - AT91_BASE_SYS)
|
|
|
|
-#define AT91_PIOD (0xfffff800 - AT91_BASE_SYS)
|
|
|
|
-#define AT91_PIOE (0xfffffa00 - AT91_BASE_SYS)
|
|
|
|
#define AT91_PMC (0xfffffc00 - AT91_BASE_SYS)
|
|
#define AT91_PMC (0xfffffc00 - AT91_BASE_SYS)
|
|
#define AT91_RSTC (0xfffffd00 - AT91_BASE_SYS)
|
|
#define AT91_RSTC (0xfffffd00 - AT91_BASE_SYS)
|
|
#define AT91_SHDWC (0xfffffd10 - AT91_BASE_SYS)
|
|
#define AT91_SHDWC (0xfffffd10 - AT91_BASE_SYS)
|
|
@@ -98,6 +93,12 @@
|
|
#define AT91_RTT1 (0xfffffd50 - AT91_BASE_SYS)
|
|
#define AT91_RTT1 (0xfffffd50 - AT91_BASE_SYS)
|
|
#define AT91_GPBR (0xfffffd60 - AT91_BASE_SYS)
|
|
#define AT91_GPBR (0xfffffd60 - AT91_BASE_SYS)
|
|
|
|
|
|
|
|
+#define AT91SAM9263_BASE_PIOA 0xfffff200
|
|
|
|
+#define AT91SAM9263_BASE_PIOB 0xfffff400
|
|
|
|
+#define AT91SAM9263_BASE_PIOC 0xfffff600
|
|
|
|
+#define AT91SAM9263_BASE_PIOD 0xfffff800
|
|
|
|
+#define AT91SAM9263_BASE_PIOE 0xfffffa00
|
|
|
|
+
|
|
#define AT91_USART0 AT91SAM9263_BASE_US0
|
|
#define AT91_USART0 AT91SAM9263_BASE_US0
|
|
#define AT91_USART1 AT91SAM9263_BASE_US1
|
|
#define AT91_USART1 AT91SAM9263_BASE_US1
|
|
#define AT91_USART2 AT91SAM9263_BASE_US2
|
|
#define AT91_USART2 AT91SAM9263_BASE_US2
|