|
@@ -87,6 +87,7 @@ enum exynos5250_clks {
|
|
|
sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_sata, sclk_usb3,
|
|
|
sclk_jpeg, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_pwm,
|
|
|
sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
|
|
|
+ div_i2s1, div_i2s2,
|
|
|
|
|
|
/* gate clocks */
|
|
|
gscl0 = 256, gscl1, gscl2, gscl3, gscl_wa, gscl_wb, smmu_gscl0,
|
|
@@ -291,8 +292,8 @@ struct samsung_div_clock exynos5250_div_clks[] __initdata = {
|
|
|
DIV(none, "div_pcm1", "sclk_audio1", DIV_PERIC4, 4, 8),
|
|
|
DIV(none, "div_audio2", "mout_audio2", DIV_PERIC4, 16, 4),
|
|
|
DIV(none, "div_pcm2", "sclk_audio2", DIV_PERIC4, 20, 8),
|
|
|
- DIV(none, "div_i2s1", "sclk_audio1", DIV_PERIC5, 0, 6),
|
|
|
- DIV(none, "div_i2s2", "sclk_audio2", DIV_PERIC5, 8, 6),
|
|
|
+ DIV(div_i2s1, "div_i2s1", "sclk_audio1", DIV_PERIC5, 0, 6),
|
|
|
+ DIV(div_i2s2, "div_i2s2", "sclk_audio2", DIV_PERIC5, 8, 6),
|
|
|
DIV(sclk_pixel, "div_hdmi_pixel", "sclk_vpll", DIV_DISP1_0, 28, 4),
|
|
|
DIV_A(none, "armclk", "div_arm", DIV_CPU0, 28, 3, "armclk"),
|
|
|
DIV_F(none, "div_mipi1_pre", "div_mipi1",
|