|
@@ -53,160 +53,160 @@ struct au1xxx_irqmap {
|
|
|
int im_request; /* set 1 to get higher priority */
|
|
|
} au1xxx_ic0_map[] __initdata = {
|
|
|
#if defined(CONFIG_SOC_AU1000)
|
|
|
- { AU1000_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_UART2_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_SSI0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_SSI1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
- { AU1000_IRDA_TX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_IRDA_RX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
+ { AU1000_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_UART2_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_SSI0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_SSI1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
+ { AU1000_IRDA_TX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_IRDA_RX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
{ AU1000_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1000_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1000_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1000_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1000_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
|
|
|
#elif defined(CONFIG_SOC_AU1500)
|
|
|
|
|
|
- { AU1500_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_PCI_INTA, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1000_PCI_INTB, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1500_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_PCI_INTC, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1000_PCI_INTD, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1000_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
- { AU1000_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
- { AU1000_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1000_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1500_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1500_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_PCI_INTA, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1500_PCI_INTB, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1500_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_PCI_INTC, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1500_PCI_INTD, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
+ { AU1500_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
+ { AU1500_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1500_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1500_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1500_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
|
|
|
#elif defined(CONFIG_SOC_AU1100)
|
|
|
|
|
|
- { AU1100_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1100_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1100_SD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1100_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_SSI0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_SSI1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
- { AU1000_IRDA_TX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_IRDA_RX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
- { AU1000_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1000_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1100_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1100_LCD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_SD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_SSI0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_SSI1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+1, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+2, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+3, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+4, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+5, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+6, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_DMA_INT_BASE+7, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
+ { AU1100_IRDA_TX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_IRDA_RX_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
+ { AU1100_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1100_ACSYNC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1100_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_LCD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1100_AC97C_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
|
|
|
#elif defined(CONFIG_SOC_AU1550)
|
|
|
|
|
|
- { AU1550_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_PCI_INTA, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1550_PCI_INTB, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1550_DDMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_CRYPTO_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_PCI_INTC, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1550_PCI_INTD, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1550_PCI_RST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1550_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_PSC0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_PSC1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_PSC2_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_PSC3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
- { AU1550_NAND_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1550_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
+ { AU1550_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_PCI_INTA, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1550_PCI_INTB, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1550_DDMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_CRYPTO_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_PCI_INTC, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1550_PCI_INTD, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1550_PCI_RST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1550_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_UART3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_PSC0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_PSC1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_PSC2_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_PSC3_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
+ { AU1550_NAND_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1550_USB_DEV_REQ_INT, IRQ_TYPE_LEVEL_HIGH, 1 },
|
|
|
{ AU1550_USB_DEV_SUS_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1550_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
- { AU1550_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1550_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_USB_HOST_INT, IRQ_TYPE_LEVEL_LOW, 0 },
|
|
|
+ { AU1550_MAC0_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1550_MAC1_DMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
|
|
|
#elif defined(CONFIG_SOC_AU1200)
|
|
|
|
|
|
- { AU1200_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_SWT_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1200_SD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_DDMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_MAE_BE_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_MAE_FE_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_PSC0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_PSC1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_AES_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_CAMERA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1000_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1000_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
- { AU1200_NAND_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
- { AU1200_USB_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_LCD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
- { AU1200_MAE_BOTH_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_UART0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_SWT_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_SD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_DDMA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_MAE_BE_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_UART1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_MAE_FE_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_PSC0_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_PSC1_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_AES_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_CAMERA_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_TOY_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_TOY_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_TOY_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_TOY_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_RTC_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_RTC_MATCH0_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_RTC_MATCH1_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_RTC_MATCH2_INT, IRQ_TYPE_EDGE_RISING, 1 },
|
|
|
+ { AU1200_NAND_INT, IRQ_TYPE_EDGE_RISING, 0 },
|
|
|
+ { AU1200_USB_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_LCD_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
+ { AU1200_MAE_BOTH_INT, IRQ_TYPE_LEVEL_HIGH, 0 },
|
|
|
|
|
|
#else
|
|
|
#error "Error: Unknown Alchemy SOC"
|
|
@@ -316,7 +316,7 @@ static void au1x_ic1_unmask(unsigned int irq_nr)
|
|
|
* nowhere in the current kernel sources is it disabled. --mlau
|
|
|
*/
|
|
|
#if defined(CONFIG_MIPS_PB1000)
|
|
|
- if (irq_nr == AU1000_GPIO_15)
|
|
|
+ if (irq_nr == AU1000_GPIO15_INT)
|
|
|
au_writel(0x4000, PB1000_MDR); /* enable int */
|
|
|
#endif
|
|
|
au_sync();
|
|
@@ -388,11 +388,13 @@ static void au1x_ic1_maskack(unsigned int irq_nr)
|
|
|
|
|
|
static int au1x_ic1_setwake(unsigned int irq, unsigned int on)
|
|
|
{
|
|
|
- unsigned int bit = irq - AU1000_INTC1_INT_BASE;
|
|
|
+ int bit = irq - AU1000_INTC1_INT_BASE;
|
|
|
unsigned long wakemsk, flags;
|
|
|
|
|
|
- /* only GPIO 0-7 can act as wakeup source: */
|
|
|
- if ((irq < AU1000_GPIO_0) || (irq > AU1000_GPIO_7))
|
|
|
+ /* only GPIO 0-7 can act as wakeup source. Fortunately these
|
|
|
+ * are wired up identically on all supported variants.
|
|
|
+ */
|
|
|
+ if ((bit < 0) || (bit > 7))
|
|
|
return -EINVAL;
|
|
|
|
|
|
local_irq_save(flags);
|