|
@@ -15,6 +15,8 @@
|
|
|
#include <asm/msr.h>
|
|
|
#include <asm/mce.h>
|
|
|
|
|
|
+#include "mce-internal.h"
|
|
|
+
|
|
|
/*
|
|
|
* Support for Intel Correct Machine Check Interrupts. This allows
|
|
|
* the CPU to raise an interrupt when a corrected machine check happened.
|
|
@@ -30,7 +32,22 @@ static DEFINE_PER_CPU(mce_banks_t, mce_banks_owned);
|
|
|
*/
|
|
|
static DEFINE_RAW_SPINLOCK(cmci_discover_lock);
|
|
|
|
|
|
-#define CMCI_THRESHOLD 1
|
|
|
+#define CMCI_THRESHOLD 1
|
|
|
+#define CMCI_POLL_INTERVAL (30 * HZ)
|
|
|
+#define CMCI_STORM_INTERVAL (1 * HZ)
|
|
|
+#define CMCI_STORM_THRESHOLD 15
|
|
|
+
|
|
|
+static DEFINE_PER_CPU(unsigned long, cmci_time_stamp);
|
|
|
+static DEFINE_PER_CPU(unsigned int, cmci_storm_cnt);
|
|
|
+static DEFINE_PER_CPU(unsigned int, cmci_storm_state);
|
|
|
+
|
|
|
+enum {
|
|
|
+ CMCI_STORM_NONE,
|
|
|
+ CMCI_STORM_ACTIVE,
|
|
|
+ CMCI_STORM_SUBSIDED,
|
|
|
+};
|
|
|
+
|
|
|
+static atomic_t cmci_storm_on_cpus;
|
|
|
|
|
|
static int cmci_supported(int *banks)
|
|
|
{
|
|
@@ -53,6 +70,93 @@ static int cmci_supported(int *banks)
|
|
|
return !!(cap & MCG_CMCI_P);
|
|
|
}
|
|
|
|
|
|
+void mce_intel_cmci_poll(void)
|
|
|
+{
|
|
|
+ if (__this_cpu_read(cmci_storm_state) == CMCI_STORM_NONE)
|
|
|
+ return;
|
|
|
+ machine_check_poll(MCP_TIMESTAMP, &__get_cpu_var(mce_banks_owned));
|
|
|
+}
|
|
|
+
|
|
|
+void mce_intel_hcpu_update(unsigned long cpu)
|
|
|
+{
|
|
|
+ if (per_cpu(cmci_storm_state, cpu) == CMCI_STORM_ACTIVE)
|
|
|
+ atomic_dec(&cmci_storm_on_cpus);
|
|
|
+
|
|
|
+ per_cpu(cmci_storm_state, cpu) = CMCI_STORM_NONE;
|
|
|
+}
|
|
|
+
|
|
|
+unsigned long mce_intel_adjust_timer(unsigned long interval)
|
|
|
+{
|
|
|
+ int r;
|
|
|
+
|
|
|
+ if (interval < CMCI_POLL_INTERVAL)
|
|
|
+ return interval;
|
|
|
+
|
|
|
+ switch (__this_cpu_read(cmci_storm_state)) {
|
|
|
+ case CMCI_STORM_ACTIVE:
|
|
|
+ /*
|
|
|
+ * We switch back to interrupt mode once the poll timer has
|
|
|
+ * silenced itself. That means no events recorded and the
|
|
|
+ * timer interval is back to our poll interval.
|
|
|
+ */
|
|
|
+ __this_cpu_write(cmci_storm_state, CMCI_STORM_SUBSIDED);
|
|
|
+ r = atomic_sub_return(1, &cmci_storm_on_cpus);
|
|
|
+ if (r == 0)
|
|
|
+ pr_notice("CMCI storm subsided: switching to interrupt mode\n");
|
|
|
+ /* FALLTHROUGH */
|
|
|
+
|
|
|
+ case CMCI_STORM_SUBSIDED:
|
|
|
+ /*
|
|
|
+ * We wait for all cpus to go back to SUBSIDED
|
|
|
+ * state. When that happens we switch back to
|
|
|
+ * interrupt mode.
|
|
|
+ */
|
|
|
+ if (!atomic_read(&cmci_storm_on_cpus)) {
|
|
|
+ __this_cpu_write(cmci_storm_state, CMCI_STORM_NONE);
|
|
|
+ cmci_reenable();
|
|
|
+ cmci_recheck();
|
|
|
+ }
|
|
|
+ return CMCI_POLL_INTERVAL;
|
|
|
+ default:
|
|
|
+ /*
|
|
|
+ * We have shiny weather. Let the poll do whatever it
|
|
|
+ * thinks.
|
|
|
+ */
|
|
|
+ return interval;
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
+static bool cmci_storm_detect(void)
|
|
|
+{
|
|
|
+ unsigned int cnt = __this_cpu_read(cmci_storm_cnt);
|
|
|
+ unsigned long ts = __this_cpu_read(cmci_time_stamp);
|
|
|
+ unsigned long now = jiffies;
|
|
|
+ int r;
|
|
|
+
|
|
|
+ if (__this_cpu_read(cmci_storm_state) != CMCI_STORM_NONE)
|
|
|
+ return true;
|
|
|
+
|
|
|
+ if (time_before_eq(now, ts + CMCI_STORM_INTERVAL)) {
|
|
|
+ cnt++;
|
|
|
+ } else {
|
|
|
+ cnt = 1;
|
|
|
+ __this_cpu_write(cmci_time_stamp, now);
|
|
|
+ }
|
|
|
+ __this_cpu_write(cmci_storm_cnt, cnt);
|
|
|
+
|
|
|
+ if (cnt <= CMCI_STORM_THRESHOLD)
|
|
|
+ return false;
|
|
|
+
|
|
|
+ cmci_clear();
|
|
|
+ __this_cpu_write(cmci_storm_state, CMCI_STORM_ACTIVE);
|
|
|
+ r = atomic_add_return(1, &cmci_storm_on_cpus);
|
|
|
+ mce_timer_kick(CMCI_POLL_INTERVAL);
|
|
|
+
|
|
|
+ if (r == 1)
|
|
|
+ pr_notice("CMCI storm detected: switching to poll mode\n");
|
|
|
+ return true;
|
|
|
+}
|
|
|
+
|
|
|
/*
|
|
|
* The interrupt handler. This is called on every event.
|
|
|
* Just call the poller directly to log any events.
|
|
@@ -61,33 +165,28 @@ static int cmci_supported(int *banks)
|
|
|
*/
|
|
|
static void intel_threshold_interrupt(void)
|
|
|
{
|
|
|
+ if (cmci_storm_detect())
|
|
|
+ return;
|
|
|
machine_check_poll(MCP_TIMESTAMP, &__get_cpu_var(mce_banks_owned));
|
|
|
mce_notify_irq();
|
|
|
}
|
|
|
|
|
|
-static void print_update(char *type, int *hdr, int num)
|
|
|
-{
|
|
|
- if (*hdr == 0)
|
|
|
- printk(KERN_INFO "CPU %d MCA banks", smp_processor_id());
|
|
|
- *hdr = 1;
|
|
|
- printk(KERN_CONT " %s:%d", type, num);
|
|
|
-}
|
|
|
-
|
|
|
/*
|
|
|
* Enable CMCI (Corrected Machine Check Interrupt) for available MCE banks
|
|
|
* on this CPU. Use the algorithm recommended in the SDM to discover shared
|
|
|
* banks.
|
|
|
*/
|
|
|
-static void cmci_discover(int banks, int boot)
|
|
|
+static void cmci_discover(int banks)
|
|
|
{
|
|
|
unsigned long *owned = (void *)&__get_cpu_var(mce_banks_owned);
|
|
|
unsigned long flags;
|
|
|
- int hdr = 0;
|
|
|
int i;
|
|
|
+ int bios_wrong_thresh = 0;
|
|
|
|
|
|
raw_spin_lock_irqsave(&cmci_discover_lock, flags);
|
|
|
for (i = 0; i < banks; i++) {
|
|
|
u64 val;
|
|
|
+ int bios_zero_thresh = 0;
|
|
|
|
|
|
if (test_bit(i, owned))
|
|
|
continue;
|
|
@@ -96,29 +195,52 @@ static void cmci_discover(int banks, int boot)
|
|
|
|
|
|
/* Already owned by someone else? */
|
|
|
if (val & MCI_CTL2_CMCI_EN) {
|
|
|
- if (test_and_clear_bit(i, owned) && !boot)
|
|
|
- print_update("SHD", &hdr, i);
|
|
|
+ clear_bit(i, owned);
|
|
|
__clear_bit(i, __get_cpu_var(mce_poll_banks));
|
|
|
continue;
|
|
|
}
|
|
|
|
|
|
- val &= ~MCI_CTL2_CMCI_THRESHOLD_MASK;
|
|
|
- val |= MCI_CTL2_CMCI_EN | CMCI_THRESHOLD;
|
|
|
+ if (!mce_bios_cmci_threshold) {
|
|
|
+ val &= ~MCI_CTL2_CMCI_THRESHOLD_MASK;
|
|
|
+ val |= CMCI_THRESHOLD;
|
|
|
+ } else if (!(val & MCI_CTL2_CMCI_THRESHOLD_MASK)) {
|
|
|
+ /*
|
|
|
+ * If bios_cmci_threshold boot option was specified
|
|
|
+ * but the threshold is zero, we'll try to initialize
|
|
|
+ * it to 1.
|
|
|
+ */
|
|
|
+ bios_zero_thresh = 1;
|
|
|
+ val |= CMCI_THRESHOLD;
|
|
|
+ }
|
|
|
+
|
|
|
+ val |= MCI_CTL2_CMCI_EN;
|
|
|
wrmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
rdmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
|
|
|
/* Did the enable bit stick? -- the bank supports CMCI */
|
|
|
if (val & MCI_CTL2_CMCI_EN) {
|
|
|
- if (!test_and_set_bit(i, owned) && !boot)
|
|
|
- print_update("CMCI", &hdr, i);
|
|
|
+ set_bit(i, owned);
|
|
|
__clear_bit(i, __get_cpu_var(mce_poll_banks));
|
|
|
+ /*
|
|
|
+ * We are able to set thresholds for some banks that
|
|
|
+ * had a threshold of 0. This means the BIOS has not
|
|
|
+ * set the thresholds properly or does not work with
|
|
|
+ * this boot option. Note down now and report later.
|
|
|
+ */
|
|
|
+ if (mce_bios_cmci_threshold && bios_zero_thresh &&
|
|
|
+ (val & MCI_CTL2_CMCI_THRESHOLD_MASK))
|
|
|
+ bios_wrong_thresh = 1;
|
|
|
} else {
|
|
|
WARN_ON(!test_bit(i, __get_cpu_var(mce_poll_banks)));
|
|
|
}
|
|
|
}
|
|
|
raw_spin_unlock_irqrestore(&cmci_discover_lock, flags);
|
|
|
- if (hdr)
|
|
|
- printk(KERN_CONT "\n");
|
|
|
+ if (mce_bios_cmci_threshold && bios_wrong_thresh) {
|
|
|
+ pr_info_once(
|
|
|
+ "bios_cmci_threshold: Some banks do not have valid thresholds set\n");
|
|
|
+ pr_info_once(
|
|
|
+ "bios_cmci_threshold: Make sure your BIOS supports this boot option\n");
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
/*
|
|
@@ -156,7 +278,7 @@ void cmci_clear(void)
|
|
|
continue;
|
|
|
/* Disable CMCI */
|
|
|
rdmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
- val &= ~(MCI_CTL2_CMCI_EN|MCI_CTL2_CMCI_THRESHOLD_MASK);
|
|
|
+ val &= ~MCI_CTL2_CMCI_EN;
|
|
|
wrmsrl(MSR_IA32_MCx_CTL2(i), val);
|
|
|
__clear_bit(i, __get_cpu_var(mce_banks_owned));
|
|
|
}
|
|
@@ -186,7 +308,7 @@ void cmci_rediscover(int dying)
|
|
|
continue;
|
|
|
/* Recheck banks in case CPUs don't all have the same */
|
|
|
if (cmci_supported(&banks))
|
|
|
- cmci_discover(banks, 0);
|
|
|
+ cmci_discover(banks);
|
|
|
}
|
|
|
|
|
|
set_cpus_allowed_ptr(current, old);
|
|
@@ -200,7 +322,7 @@ void cmci_reenable(void)
|
|
|
{
|
|
|
int banks;
|
|
|
if (cmci_supported(&banks))
|
|
|
- cmci_discover(banks, 0);
|
|
|
+ cmci_discover(banks);
|
|
|
}
|
|
|
|
|
|
static void intel_init_cmci(void)
|
|
@@ -211,7 +333,7 @@ static void intel_init_cmci(void)
|
|
|
return;
|
|
|
|
|
|
mce_threshold_vector = intel_threshold_interrupt;
|
|
|
- cmci_discover(banks, 1);
|
|
|
+ cmci_discover(banks);
|
|
|
/*
|
|
|
* For CPU #0 this runs with still disabled APIC, but that's
|
|
|
* ok because only the vector is set up. We still do another
|