|
@@ -357,6 +357,7 @@ int __init mx51_clocks_init(unsigned long rate_ckil, unsigned long rate_osc,
|
|
|
clk_register_clkdev(clk[ssi1_ipg_gate], NULL, "83fcc000.ssi");
|
|
|
clk_register_clkdev(clk[ssi2_ipg_gate], NULL, "70014000.ssi");
|
|
|
clk_register_clkdev(clk[ssi3_ipg_gate], NULL, "83fe8000.ssi");
|
|
|
+ clk_register_clkdev(clk[nfc_gate], NULL, "83fdb000.nand");
|
|
|
|
|
|
/* set the usboh3 parent to pll2_sw */
|
|
|
clk_set_parent(clk[usboh3_sel], clk[pll2_sw]);
|
|
@@ -446,6 +447,7 @@ int __init mx53_clocks_init(unsigned long rate_ckil, unsigned long rate_osc,
|
|
|
clk_register_clkdev(clk[ssi1_ipg_gate], NULL, "63fcc000.ssi");
|
|
|
clk_register_clkdev(clk[ssi2_ipg_gate], NULL, "50014000.ssi");
|
|
|
clk_register_clkdev(clk[ssi3_ipg_gate], NULL, "63fd0000.ssi");
|
|
|
+ clk_register_clkdev(clk[nfc_gate], NULL, "63fdb000.nand");
|
|
|
|
|
|
/* set SDHC root clock to 200MHZ*/
|
|
|
clk_set_rate(clk[esdhc_a_podf], 200000000);
|