|
@@ -193,7 +193,10 @@
|
|
|
pio: pinctrl@01c20800 {
|
|
|
compatible = "allwinner,sun6i-a31-pinctrl";
|
|
|
reg = <0x01c20800 0x400>;
|
|
|
- interrupts = <0 11 1>, <0 15 1>, <0 16 1>, <0 17 1>;
|
|
|
+ interrupts = <0 11 4>,
|
|
|
+ <0 15 4>,
|
|
|
+ <0 16 4>,
|
|
|
+ <0 17 4>;
|
|
|
clocks = <&apb1_gates 5>;
|
|
|
gpio-controller;
|
|
|
interrupt-controller;
|
|
@@ -212,11 +215,11 @@
|
|
|
timer@01c20c00 {
|
|
|
compatible = "allwinner,sun4i-timer";
|
|
|
reg = <0x01c20c00 0xa0>;
|
|
|
- interrupts = <0 18 1>,
|
|
|
- <0 19 1>,
|
|
|
- <0 20 1>,
|
|
|
- <0 21 1>,
|
|
|
- <0 22 1>;
|
|
|
+ interrupts = <0 18 4>,
|
|
|
+ <0 19 4>,
|
|
|
+ <0 20 4>,
|
|
|
+ <0 21 4>,
|
|
|
+ <0 22 4>;
|
|
|
clocks = <&osc24M>;
|
|
|
};
|
|
|
|
|
@@ -228,7 +231,7 @@
|
|
|
uart0: serial@01c28000 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x01c28000 0x400>;
|
|
|
- interrupts = <0 0 1>;
|
|
|
+ interrupts = <0 0 4>;
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 16>;
|
|
@@ -238,7 +241,7 @@
|
|
|
uart1: serial@01c28400 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x01c28400 0x400>;
|
|
|
- interrupts = <0 1 1>;
|
|
|
+ interrupts = <0 1 4>;
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 17>;
|
|
@@ -248,7 +251,7 @@
|
|
|
uart2: serial@01c28800 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x01c28800 0x400>;
|
|
|
- interrupts = <0 2 1>;
|
|
|
+ interrupts = <0 2 4>;
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 18>;
|
|
@@ -258,7 +261,7 @@
|
|
|
uart3: serial@01c28c00 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x01c28c00 0x400>;
|
|
|
- interrupts = <0 3 1>;
|
|
|
+ interrupts = <0 3 4>;
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 19>;
|
|
@@ -268,7 +271,7 @@
|
|
|
uart4: serial@01c29000 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x01c29000 0x400>;
|
|
|
- interrupts = <0 4 1>;
|
|
|
+ interrupts = <0 4 4>;
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 20>;
|
|
@@ -278,7 +281,7 @@
|
|
|
uart5: serial@01c29400 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x01c29400 0x400>;
|
|
|
- interrupts = <0 5 1>;
|
|
|
+ interrupts = <0 5 4>;
|
|
|
reg-shift = <2>;
|
|
|
reg-io-width = <4>;
|
|
|
clocks = <&apb2_gates 21>;
|