|
@@ -497,25 +497,25 @@ static struct clk exynos4_init_clocks_off[] = {
|
|
|
.ctrlbit = (1 << 3),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .devname = "s3c-sdhci.0",
|
|
|
+ .devname = "exynos4-sdhci.0",
|
|
|
.parent = &exynos4_clk_aclk_133.clk,
|
|
|
.enable = exynos4_clk_ip_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 5),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .devname = "s3c-sdhci.1",
|
|
|
+ .devname = "exynos4-sdhci.1",
|
|
|
.parent = &exynos4_clk_aclk_133.clk,
|
|
|
.enable = exynos4_clk_ip_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 6),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .devname = "s3c-sdhci.2",
|
|
|
+ .devname = "exynos4-sdhci.2",
|
|
|
.parent = &exynos4_clk_aclk_133.clk,
|
|
|
.enable = exynos4_clk_ip_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 7),
|
|
|
}, {
|
|
|
.name = "hsmmc",
|
|
|
- .devname = "s3c-sdhci.3",
|
|
|
+ .devname = "exynos4-sdhci.3",
|
|
|
.parent = &exynos4_clk_aclk_133.clk,
|
|
|
.enable = exynos4_clk_ip_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 8),
|
|
@@ -1202,7 +1202,7 @@ static struct clksrc_clk exynos4_clk_sclk_uart3 = {
|
|
|
static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .devname = "s3c-sdhci.0",
|
|
|
+ .devname = "exynos4-sdhci.0",
|
|
|
.parent = &exynos4_clk_dout_mmc0.clk,
|
|
|
.enable = exynos4_clksrc_mask_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 0),
|
|
@@ -1213,7 +1213,7 @@ static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
|
|
|
static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .devname = "s3c-sdhci.1",
|
|
|
+ .devname = "exynos4-sdhci.1",
|
|
|
.parent = &exynos4_clk_dout_mmc1.clk,
|
|
|
.enable = exynos4_clksrc_mask_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 4),
|
|
@@ -1224,7 +1224,7 @@ static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
|
|
|
static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .devname = "s3c-sdhci.2",
|
|
|
+ .devname = "exynos4-sdhci.2",
|
|
|
.parent = &exynos4_clk_dout_mmc2.clk,
|
|
|
.enable = exynos4_clksrc_mask_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 8),
|
|
@@ -1235,7 +1235,7 @@ static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
|
|
|
static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
|
|
|
.clk = {
|
|
|
.name = "sclk_mmc",
|
|
|
- .devname = "s3c-sdhci.3",
|
|
|
+ .devname = "exynos4-sdhci.3",
|
|
|
.parent = &exynos4_clk_dout_mmc3.clk,
|
|
|
.enable = exynos4_clksrc_mask_fsys_ctrl,
|
|
|
.ctrlbit = (1 << 12),
|
|
@@ -1340,10 +1340,10 @@ static struct clk_lookup exynos4_clk_lookup[] = {
|
|
|
CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
|
|
|
CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
|
|
|
CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
|
|
|
- CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
|
|
|
- CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
|
|
|
- CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
|
|
|
- CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
|
|
|
+ CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
|
|
|
+ CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
|
|
|
+ CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
|
|
|
+ CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
|
|
|
CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
|
|
|
CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
|
|
|
CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
|