|
@@ -24,7 +24,9 @@
|
|
|
#include <linux/io.h>
|
|
|
#include <linux/platform_device.h>
|
|
|
#include <linux/serial_sci.h>
|
|
|
+#include <linux/sh_dma.h>
|
|
|
#include <linux/sh_timer.h>
|
|
|
+#include <linux/dma-mapping.h>
|
|
|
#include <mach/r8a7740.h>
|
|
|
#include <mach/common.h>
|
|
|
#include <mach/irqs.h>
|
|
@@ -276,6 +278,199 @@ static struct platform_device *r8a7740_early_devices[] __initdata = {
|
|
|
&cmt10_device,
|
|
|
};
|
|
|
|
|
|
+/* DMA */
|
|
|
+enum {
|
|
|
+ XMIT_SZ_8BIT = 0,
|
|
|
+ XMIT_SZ_16BIT = 1,
|
|
|
+ XMIT_SZ_32BIT = 2,
|
|
|
+ XMIT_SZ_64BIT = 7,
|
|
|
+ XMIT_SZ_128BIT = 3,
|
|
|
+ XMIT_SZ_256BIT = 4,
|
|
|
+ XMIT_SZ_512BIT = 5,
|
|
|
+};
|
|
|
+
|
|
|
+/* log2(size / 8) - used to calculate number of transfers */
|
|
|
+#define TS_SHIFT { \
|
|
|
+ [XMIT_SZ_8BIT] = 0, \
|
|
|
+ [XMIT_SZ_16BIT] = 1, \
|
|
|
+ [XMIT_SZ_32BIT] = 2, \
|
|
|
+ [XMIT_SZ_64BIT] = 3, \
|
|
|
+ [XMIT_SZ_128BIT] = 4, \
|
|
|
+ [XMIT_SZ_256BIT] = 5, \
|
|
|
+ [XMIT_SZ_512BIT] = 6, \
|
|
|
+}
|
|
|
+
|
|
|
+#define TS_INDEX2VAL(i) ((((i) & 0x3) << 3) | (((i) & 0xc) << (20 - 2)))
|
|
|
+#define CHCR_TX(xmit_sz) (DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL((xmit_sz)))
|
|
|
+#define CHCR_RX(xmit_sz) (DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL((xmit_sz)))
|
|
|
+
|
|
|
+static const struct sh_dmae_slave_config r8a7740_dmae_slaves[] = {
|
|
|
+ {
|
|
|
+ .slave_id = SHDMA_SLAVE_FSIA_TX,
|
|
|
+ .addr = 0xfe1f0024,
|
|
|
+ .chcr = CHCR_TX(XMIT_SZ_32BIT),
|
|
|
+ .mid_rid = 0xb1,
|
|
|
+ }, {
|
|
|
+ .slave_id = SHDMA_SLAVE_FSIA_RX,
|
|
|
+ .addr = 0xfe1f0020,
|
|
|
+ .chcr = CHCR_RX(XMIT_SZ_32BIT),
|
|
|
+ .mid_rid = 0xb2,
|
|
|
+ }, {
|
|
|
+ .slave_id = SHDMA_SLAVE_FSIB_TX,
|
|
|
+ .addr = 0xfe1f0064,
|
|
|
+ .chcr = CHCR_TX(XMIT_SZ_32BIT),
|
|
|
+ .mid_rid = 0xb5,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+#define DMA_CHANNEL(a, b, c) \
|
|
|
+{ \
|
|
|
+ .offset = a, \
|
|
|
+ .dmars = b, \
|
|
|
+ .dmars_bit = c, \
|
|
|
+ .chclr_offset = (0x220 - 0x20) + a \
|
|
|
+}
|
|
|
+
|
|
|
+static const struct sh_dmae_channel r8a7740_dmae_channels[] = {
|
|
|
+ DMA_CHANNEL(0x00, 0, 0),
|
|
|
+ DMA_CHANNEL(0x10, 0, 8),
|
|
|
+ DMA_CHANNEL(0x20, 4, 0),
|
|
|
+ DMA_CHANNEL(0x30, 4, 8),
|
|
|
+ DMA_CHANNEL(0x50, 8, 0),
|
|
|
+ DMA_CHANNEL(0x60, 8, 8),
|
|
|
+};
|
|
|
+
|
|
|
+static const unsigned int ts_shift[] = TS_SHIFT;
|
|
|
+
|
|
|
+static struct sh_dmae_pdata dma_platform_data = {
|
|
|
+ .slave = r8a7740_dmae_slaves,
|
|
|
+ .slave_num = ARRAY_SIZE(r8a7740_dmae_slaves),
|
|
|
+ .channel = r8a7740_dmae_channels,
|
|
|
+ .channel_num = ARRAY_SIZE(r8a7740_dmae_channels),
|
|
|
+ .ts_low_shift = 3,
|
|
|
+ .ts_low_mask = 0x18,
|
|
|
+ .ts_high_shift = (20 - 2),
|
|
|
+ .ts_high_mask = 0x00300000,
|
|
|
+ .ts_shift = ts_shift,
|
|
|
+ .ts_shift_num = ARRAY_SIZE(ts_shift),
|
|
|
+ .dmaor_init = DMAOR_DME,
|
|
|
+ .chclr_present = 1,
|
|
|
+};
|
|
|
+
|
|
|
+/* Resource order important! */
|
|
|
+static struct resource r8a7740_dmae0_resources[] = {
|
|
|
+ {
|
|
|
+ /* Channel registers and DMAOR */
|
|
|
+ .start = 0xfe008020,
|
|
|
+ .end = 0xfe00828f,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ /* DMARSx */
|
|
|
+ .start = 0xfe009000,
|
|
|
+ .end = 0xfe00900b,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .name = "error_irq",
|
|
|
+ .start = evt2irq(0x20c0),
|
|
|
+ .end = evt2irq(0x20c0),
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ /* IRQ for channels 0-5 */
|
|
|
+ .start = evt2irq(0x2000),
|
|
|
+ .end = evt2irq(0x20a0),
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/* Resource order important! */
|
|
|
+static struct resource r8a7740_dmae1_resources[] = {
|
|
|
+ {
|
|
|
+ /* Channel registers and DMAOR */
|
|
|
+ .start = 0xfe018020,
|
|
|
+ .end = 0xfe01828f,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ /* DMARSx */
|
|
|
+ .start = 0xfe019000,
|
|
|
+ .end = 0xfe01900b,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .name = "error_irq",
|
|
|
+ .start = evt2irq(0x21c0),
|
|
|
+ .end = evt2irq(0x21c0),
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ /* IRQ for channels 0-5 */
|
|
|
+ .start = evt2irq(0x2100),
|
|
|
+ .end = evt2irq(0x21a0),
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/* Resource order important! */
|
|
|
+static struct resource r8a7740_dmae2_resources[] = {
|
|
|
+ {
|
|
|
+ /* Channel registers and DMAOR */
|
|
|
+ .start = 0xfe028020,
|
|
|
+ .end = 0xfe02828f,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ /* DMARSx */
|
|
|
+ .start = 0xfe029000,
|
|
|
+ .end = 0xfe02900b,
|
|
|
+ .flags = IORESOURCE_MEM,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ .name = "error_irq",
|
|
|
+ .start = evt2irq(0x22c0),
|
|
|
+ .end = evt2irq(0x22c0),
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+ {
|
|
|
+ /* IRQ for channels 0-5 */
|
|
|
+ .start = evt2irq(0x2200),
|
|
|
+ .end = evt2irq(0x22a0),
|
|
|
+ .flags = IORESOURCE_IRQ,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device dma0_device = {
|
|
|
+ .name = "sh-dma-engine",
|
|
|
+ .id = 0,
|
|
|
+ .resource = r8a7740_dmae0_resources,
|
|
|
+ .num_resources = ARRAY_SIZE(r8a7740_dmae0_resources),
|
|
|
+ .dev = {
|
|
|
+ .platform_data = &dma_platform_data,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device dma1_device = {
|
|
|
+ .name = "sh-dma-engine",
|
|
|
+ .id = 1,
|
|
|
+ .resource = r8a7740_dmae1_resources,
|
|
|
+ .num_resources = ARRAY_SIZE(r8a7740_dmae1_resources),
|
|
|
+ .dev = {
|
|
|
+ .platform_data = &dma_platform_data,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+static struct platform_device dma2_device = {
|
|
|
+ .name = "sh-dma-engine",
|
|
|
+ .id = 2,
|
|
|
+ .resource = r8a7740_dmae2_resources,
|
|
|
+ .num_resources = ARRAY_SIZE(r8a7740_dmae2_resources),
|
|
|
+ .dev = {
|
|
|
+ .platform_data = &dma_platform_data,
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
/* I2C */
|
|
|
static struct resource i2c0_resources[] = {
|
|
|
[0] = {
|
|
@@ -322,6 +517,9 @@ static struct platform_device i2c1_device = {
|
|
|
static struct platform_device *r8a7740_late_devices[] __initdata = {
|
|
|
&i2c0_device,
|
|
|
&i2c1_device,
|
|
|
+ &dma0_device,
|
|
|
+ &dma1_device,
|
|
|
+ &dma2_device,
|
|
|
};
|
|
|
|
|
|
/*
|