|
@@ -46,41 +46,27 @@
|
|
#define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
|
|
#define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
|
|
#define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
|
|
#define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
|
|
#define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
|
|
#define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
|
|
-#define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
|
|
|
|
|
|
+#define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
|
|
#define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
|
|
#define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
|
|
#define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
|
|
#define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
|
|
#define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
|
|
#define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
|
|
#define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
|
|
#define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
|
|
#define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
|
|
#define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
|
|
#define UART_PUT_MCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_MCR),v)
|
|
#define UART_PUT_MCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_MCR),v)
|
|
|
|
+#define UART_CLEAR_SCTS(uart) bfin_write16(((uart)->port.membase + OFFSET_MSR),SCTS)
|
|
|
|
|
|
#define UART_SET_DLAB(uart) /* MMRs not muxed on BF54x */
|
|
#define UART_SET_DLAB(uart) /* MMRs not muxed on BF54x */
|
|
#define UART_CLEAR_DLAB(uart) /* MMRs not muxed on BF54x */
|
|
#define UART_CLEAR_DLAB(uart) /* MMRs not muxed on BF54x */
|
|
|
|
|
|
#define UART_GET_CTS(x) (UART_GET_MSR(x) & CTS)
|
|
#define UART_GET_CTS(x) (UART_GET_MSR(x) & CTS)
|
|
-#define UART_SET_RTS(x) (UART_PUT_MCR(x, UART_GET_MCR(x) | MRTS))
|
|
|
|
-#define UART_CLEAR_RTS(x) (UART_PUT_MCR(x, UART_GET_MCR(x) & ~MRTS))
|
|
|
|
|
|
+#define UART_DISABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) & ~(ARTS|MRTS))
|
|
|
|
+#define UART_ENABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) | MRTS | ARTS)
|
|
#define UART_ENABLE_INTS(x, v) UART_SET_IER(x, v)
|
|
#define UART_ENABLE_INTS(x, v) UART_SET_IER(x, v)
|
|
#define UART_DISABLE_INTS(x) UART_CLEAR_IER(x, 0xF)
|
|
#define UART_DISABLE_INTS(x) UART_CLEAR_IER(x, 0xF)
|
|
|
|
|
|
-#if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART2_CTSRTS)
|
|
|
|
-# define CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
-
|
|
|
|
-# ifndef CONFIG_UART0_CTS_PIN
|
|
|
|
-# define CONFIG_UART0_CTS_PIN -1
|
|
|
|
-# endif
|
|
|
|
-
|
|
|
|
-# ifndef CONFIG_UART0_RTS_PIN
|
|
|
|
-# define CONFIG_UART0_RTS_PIN -1
|
|
|
|
-# endif
|
|
|
|
-
|
|
|
|
-# ifndef CONFIG_UART2_CTS_PIN
|
|
|
|
-# define CONFIG_UART2_CTS_PIN -1
|
|
|
|
-# endif
|
|
|
|
-
|
|
|
|
-# ifndef CONFIG_UART2_RTS_PIN
|
|
|
|
-# define CONFIG_UART2_RTS_PIN -1
|
|
|
|
-# endif
|
|
|
|
|
|
+#if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS) || \
|
|
|
|
+ defined(CONFIG_BFIN_UART2_CTSRTS) || defined(CONFIG_BFIN_UART3_CTSRTS)
|
|
|
|
+# define CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#define BFIN_UART_TX_FIFO_SIZE 2
|
|
#define BFIN_UART_TX_FIFO_SIZE 2
|
|
@@ -91,6 +77,7 @@
|
|
struct bfin_serial_port {
|
|
struct bfin_serial_port {
|
|
struct uart_port port;
|
|
struct uart_port port;
|
|
unsigned int old_status;
|
|
unsigned int old_status;
|
|
|
|
+ int status_irq;
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
int tx_done;
|
|
int tx_done;
|
|
int tx_count;
|
|
int tx_count;
|
|
@@ -101,23 +88,24 @@ struct bfin_serial_port {
|
|
unsigned int rx_dma_channel;
|
|
unsigned int rx_dma_channel;
|
|
struct work_struct tx_dma_workqueue;
|
|
struct work_struct tx_dma_workqueue;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- struct timer_list cts_timer;
|
|
|
|
- int cts_pin;
|
|
|
|
- int rts_pin;
|
|
|
|
|
|
+#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
|
|
+ int scts;
|
|
|
|
+ int cts_pin;
|
|
|
|
+ int rts_pin;
|
|
#endif
|
|
#endif
|
|
};
|
|
};
|
|
|
|
|
|
struct bfin_serial_res {
|
|
struct bfin_serial_res {
|
|
unsigned long uart_base_addr;
|
|
unsigned long uart_base_addr;
|
|
int uart_irq;
|
|
int uart_irq;
|
|
|
|
+ int uart_status_irq;
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
unsigned int uart_tx_dma_channel;
|
|
unsigned int uart_tx_dma_channel;
|
|
unsigned int uart_rx_dma_channel;
|
|
unsigned int uart_rx_dma_channel;
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- int uart_cts_pin;
|
|
|
|
- int uart_rts_pin;
|
|
|
|
|
|
+#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
|
|
+ int uart_cts_pin;
|
|
|
|
+ int uart_rts_pin;
|
|
#endif
|
|
#endif
|
|
};
|
|
};
|
|
|
|
|
|
@@ -126,13 +114,14 @@ struct bfin_serial_res bfin_serial_resource[] = {
|
|
{
|
|
{
|
|
0xFFC00400,
|
|
0xFFC00400,
|
|
IRQ_UART0_RX,
|
|
IRQ_UART0_RX,
|
|
|
|
+ IRQ_UART0_ERROR,
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
CH_UART0_TX,
|
|
CH_UART0_TX,
|
|
CH_UART0_RX,
|
|
CH_UART0_RX,
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- CONFIG_UART0_CTS_PIN,
|
|
|
|
- CONFIG_UART0_RTS_PIN,
|
|
|
|
|
|
+#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
|
|
+ 0,
|
|
|
|
+ 0,
|
|
#endif
|
|
#endif
|
|
},
|
|
},
|
|
#endif
|
|
#endif
|
|
@@ -140,13 +129,14 @@ struct bfin_serial_res bfin_serial_resource[] = {
|
|
{
|
|
{
|
|
0xFFC02000,
|
|
0xFFC02000,
|
|
IRQ_UART1_RX,
|
|
IRQ_UART1_RX,
|
|
|
|
+ IRQ_UART1_ERROR,
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
CH_UART1_TX,
|
|
CH_UART1_TX,
|
|
CH_UART1_RX,
|
|
CH_UART1_RX,
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- 0,
|
|
|
|
- 0,
|
|
|
|
|
|
+#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
|
|
+ GPIO_PE10,
|
|
|
|
+ GPIO_PE9,
|
|
#endif
|
|
#endif
|
|
},
|
|
},
|
|
#endif
|
|
#endif
|
|
@@ -154,13 +144,14 @@ struct bfin_serial_res bfin_serial_resource[] = {
|
|
{
|
|
{
|
|
0xFFC02100,
|
|
0xFFC02100,
|
|
IRQ_UART2_RX,
|
|
IRQ_UART2_RX,
|
|
|
|
+ IRQ_UART2_ERROR,
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
CH_UART2_TX,
|
|
CH_UART2_TX,
|
|
CH_UART2_RX,
|
|
CH_UART2_RX,
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- CONFIG_UART2_CTS_PIN,
|
|
|
|
- CONFIG_UART2_RTS_PIN,
|
|
|
|
|
|
+#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
|
|
+ 0,
|
|
|
|
+ 0,
|
|
#endif
|
|
#endif
|
|
},
|
|
},
|
|
#endif
|
|
#endif
|
|
@@ -168,61 +159,17 @@ struct bfin_serial_res bfin_serial_resource[] = {
|
|
{
|
|
{
|
|
0xFFC03100,
|
|
0xFFC03100,
|
|
IRQ_UART3_RX,
|
|
IRQ_UART3_RX,
|
|
|
|
+ IRQ_UART3_ERROR,
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
#ifdef CONFIG_SERIAL_BFIN_DMA
|
|
CH_UART3_TX,
|
|
CH_UART3_TX,
|
|
CH_UART3_RX,
|
|
CH_UART3_RX,
|
|
#endif
|
|
#endif
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- 0,
|
|
|
|
- 0,
|
|
|
|
|
|
+#ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
|
|
|
|
+ GPIO_PB3,
|
|
|
|
+ GPIO_PB2,
|
|
#endif
|
|
#endif
|
|
},
|
|
},
|
|
#endif
|
|
#endif
|
|
};
|
|
};
|
|
|
|
|
|
#define DRIVER_NAME "bfin-uart"
|
|
#define DRIVER_NAME "bfin-uart"
|
|
-
|
|
|
|
-static void bfin_serial_hw_init(struct bfin_serial_port *uart)
|
|
|
|
-{
|
|
|
|
-#ifdef CONFIG_SERIAL_BFIN_UART0
|
|
|
|
- peripheral_request(P_UART0_TX, DRIVER_NAME);
|
|
|
|
- peripheral_request(P_UART0_RX, DRIVER_NAME);
|
|
|
|
-#endif
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_SERIAL_BFIN_UART1
|
|
|
|
- peripheral_request(P_UART1_TX, DRIVER_NAME);
|
|
|
|
- peripheral_request(P_UART1_RX, DRIVER_NAME);
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_BFIN_UART1_CTSRTS
|
|
|
|
- peripheral_request(P_UART1_RTS, DRIVER_NAME);
|
|
|
|
- peripheral_request(P_UART1_CTS, DRIVER_NAME);
|
|
|
|
-#endif
|
|
|
|
-#endif
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_SERIAL_BFIN_UART2
|
|
|
|
- peripheral_request(P_UART2_TX, DRIVER_NAME);
|
|
|
|
- peripheral_request(P_UART2_RX, DRIVER_NAME);
|
|
|
|
-#endif
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_SERIAL_BFIN_UART3
|
|
|
|
- peripheral_request(P_UART3_TX, DRIVER_NAME);
|
|
|
|
- peripheral_request(P_UART3_RX, DRIVER_NAME);
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_BFIN_UART3_CTSRTS
|
|
|
|
- peripheral_request(P_UART3_RTS, DRIVER_NAME);
|
|
|
|
- peripheral_request(P_UART3_CTS, DRIVER_NAME);
|
|
|
|
-#endif
|
|
|
|
-#endif
|
|
|
|
- SSYNC();
|
|
|
|
-#ifdef CONFIG_SERIAL_BFIN_CTSRTS
|
|
|
|
- if (uart->cts_pin >= 0) {
|
|
|
|
- gpio_request(uart->cts_pin, DRIVER_NAME);
|
|
|
|
- gpio_direction_input(uart->cts_pin);
|
|
|
|
- }
|
|
|
|
-
|
|
|
|
- if (uart->rts_pin >= 0) {
|
|
|
|
- gpio_request(uart->rts_pin, DRIVER_NAME);
|
|
|
|
- gpio_direction_output(uart->rts_pin, 0);
|
|
|
|
- }
|
|
|
|
-#endif
|
|
|
|
-}
|
|
|