|
@@ -62,6 +62,7 @@ static struct omap_hwmod omap44xx_mmc1_hwmod;
|
|
|
static struct omap_hwmod omap44xx_mmc2_hwmod;
|
|
|
static struct omap_hwmod omap44xx_mpu_hwmod;
|
|
|
static struct omap_hwmod omap44xx_mpu_private_hwmod;
|
|
|
+static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
|
|
|
|
|
|
/*
|
|
|
* Interconnects omap_hwmod structures
|
|
@@ -344,6 +345,14 @@ static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
};
|
|
|
|
|
|
+/* usb_otg_hs -> l3_main_2 */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
|
|
|
+ .master = &omap44xx_usb_otg_hs_hwmod,
|
|
|
+ .slave = &omap44xx_l3_main_2_hwmod,
|
|
|
+ .clk = "l3_div_ck",
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
/* l3_main_2 slave ports */
|
|
|
static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
|
|
|
&omap44xx_dma_system__l3_main_2,
|
|
@@ -353,6 +362,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
|
|
|
&omap44xx_iva__l3_main_2,
|
|
|
&omap44xx_l3_main_1__l3_main_2,
|
|
|
&omap44xx_l4_cfg__l3_main_2,
|
|
|
+ &omap44xx_usb_otg_hs__l3_main_2,
|
|
|
};
|
|
|
|
|
|
static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
|
|
@@ -594,7 +604,6 @@ static struct omap_hwmod omap44xx_mpu_private_hwmod = {
|
|
|
* slimbus2
|
|
|
* usb_host_fs
|
|
|
* usb_host_hs
|
|
|
- * usb_otg_hs
|
|
|
* usb_phy_cm
|
|
|
* usb_tll_hs
|
|
|
* usim
|
|
@@ -4724,6 +4733,88 @@ static struct omap_hwmod omap44xx_uart4_hwmod = {
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
|
|
};
|
|
|
|
|
|
+/*
|
|
|
+ * 'usb_otg_hs' class
|
|
|
+ * high-speed on-the-go universal serial bus (usb_otg_hs) controller
|
|
|
+ */
|
|
|
+
|
|
|
+static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
|
|
|
+ .rev_offs = 0x0400,
|
|
|
+ .sysc_offs = 0x0404,
|
|
|
+ .syss_offs = 0x0408,
|
|
|
+ .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
|
|
|
+ SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
|
|
|
+ SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
+ SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
|
|
|
+ MSTANDBY_SMART),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
|
|
|
+ .name = "usb_otg_hs",
|
|
|
+ .sysc = &omap44xx_usb_otg_hs_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+/* usb_otg_hs */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
|
|
|
+ { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
|
|
|
+};
|
|
|
+
|
|
|
+/* usb_otg_hs master ports */
|
|
|
+static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
|
|
|
+ &omap44xx_usb_otg_hs__l3_main_2,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
|
|
|
+ {
|
|
|
+ .pa_start = 0x4a0ab000,
|
|
|
+ .pa_end = 0x4a0ab003,
|
|
|
+ .flags = ADDR_TYPE_RT
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/* l4_cfg -> usb_otg_hs */
|
|
|
+static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
|
|
|
+ .master = &omap44xx_l4_cfg_hwmod,
|
|
|
+ .slave = &omap44xx_usb_otg_hs_hwmod,
|
|
|
+ .clk = "l4_div_ck",
|
|
|
+ .addr = omap44xx_usb_otg_hs_addrs,
|
|
|
+ .addr_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_addrs),
|
|
|
+ .user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
+};
|
|
|
+
|
|
|
+/* usb_otg_hs slave ports */
|
|
|
+static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
|
|
|
+ &omap44xx_l4_cfg__usb_otg_hs,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
|
|
|
+ { .role = "xclk", .clk = "usb_otg_hs_xclk" },
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
|
|
|
+ .name = "usb_otg_hs",
|
|
|
+ .class = &omap44xx_usb_otg_hs_hwmod_class,
|
|
|
+ .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
|
|
|
+ .mpu_irqs = omap44xx_usb_otg_hs_irqs,
|
|
|
+ .mpu_irqs_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_irqs),
|
|
|
+ .main_clk = "usb_otg_hs_ick",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .opt_clks = usb_otg_hs_opt_clks,
|
|
|
+ .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
|
|
|
+ .slaves = omap44xx_usb_otg_hs_slaves,
|
|
|
+ .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
|
|
|
+ .masters = omap44xx_usb_otg_hs_masters,
|
|
|
+ .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
|
|
+};
|
|
|
+
|
|
|
/*
|
|
|
* 'wd_timer' class
|
|
|
* 32-bit watchdog upward counter that generates a pulse on the reset pin on
|
|
@@ -4995,6 +5086,9 @@ static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
|
|
|
&omap44xx_uart3_hwmod,
|
|
|
&omap44xx_uart4_hwmod,
|
|
|
|
|
|
+ /* usb_otg_hs class */
|
|
|
+ &omap44xx_usb_otg_hs_hwmod,
|
|
|
+
|
|
|
/* wd_timer class */
|
|
|
&omap44xx_wd_timer2_hwmod,
|
|
|
&omap44xx_wd_timer3_hwmod,
|