|
@@ -345,6 +345,34 @@ static struct clk aemif_clk = {
|
|
.flags = ALWAYS_ENABLED,
|
|
.flags = ALWAYS_ENABLED,
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct clk usb11_clk = {
|
|
|
|
+ .name = "usb11",
|
|
|
|
+ .parent = &pll0_sysclk4,
|
|
|
|
+ .lpsc = DA8XX_LPSC1_USB11,
|
|
|
|
+ .gpsc = 1,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk usb20_clk = {
|
|
|
|
+ .name = "usb20",
|
|
|
|
+ .parent = &pll0_sysclk2,
|
|
|
|
+ .lpsc = DA8XX_LPSC1_USB20,
|
|
|
|
+ .gpsc = 1,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk spi0_clk = {
|
|
|
|
+ .name = "spi0",
|
|
|
|
+ .parent = &pll0_sysclk2,
|
|
|
|
+ .lpsc = DA8XX_LPSC0_SPI0,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk spi1_clk = {
|
|
|
|
+ .name = "spi1",
|
|
|
|
+ .parent = &pll0_sysclk2,
|
|
|
|
+ .lpsc = DA8XX_LPSC1_SPI1,
|
|
|
|
+ .gpsc = 1,
|
|
|
|
+ .flags = DA850_CLK_ASYNC3,
|
|
|
|
+};
|
|
|
|
+
|
|
static struct clk_lookup da850_clks[] = {
|
|
static struct clk_lookup da850_clks[] = {
|
|
CLK(NULL, "ref", &ref_clk),
|
|
CLK(NULL, "ref", &ref_clk),
|
|
CLK(NULL, "pll0", &pll0_clk),
|
|
CLK(NULL, "pll0", &pll0_clk),
|
|
@@ -387,6 +415,10 @@ static struct clk_lookup da850_clks[] = {
|
|
CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
|
|
CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
|
|
CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
|
|
CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
|
|
CLK(NULL, "aemif", &aemif_clk),
|
|
CLK(NULL, "aemif", &aemif_clk),
|
|
|
|
+ CLK(NULL, "usb11", &usb11_clk),
|
|
|
|
+ CLK(NULL, "usb20", &usb20_clk),
|
|
|
|
+ CLK("spi_davinci.0", NULL, &spi0_clk),
|
|
|
|
+ CLK("spi_davinci.1", NULL, &spi1_clk),
|
|
CLK(NULL, NULL, NULL),
|
|
CLK(NULL, NULL, NULL),
|
|
};
|
|
};
|
|
|
|
|
|
@@ -543,30 +575,19 @@ static const struct mux_config da850_pins[] = {
|
|
MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
|
|
MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
|
|
MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
|
|
MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
|
|
/* GPIO function */
|
|
/* GPIO function */
|
|
|
|
+ MUX_CFG(DA850, GPIO2_4, 6, 12, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
|
|
|
|
+ MUX_CFG(DA850, GPIO3_12, 7, 12, 15, 8, false)
|
|
|
|
+ MUX_CFG(DA850, GPIO3_13, 7, 8, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
|
|
MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
|
|
|
|
+ MUX_CFG(DA850, GPIO6_13, 13, 8, 15, 8, false)
|
|
MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
|
|
MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
|
|
#endif
|
|
#endif
|
|
};
|
|
};
|
|
|
|
|
|
-const short da850_uart0_pins[] __initdata = {
|
|
|
|
- DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
-const short da850_uart1_pins[] __initdata = {
|
|
|
|
- DA850_UART1_RXD, DA850_UART1_TXD,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
-const short da850_uart2_pins[] __initdata = {
|
|
|
|
- DA850_UART2_RXD, DA850_UART2_TXD,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
const short da850_i2c0_pins[] __initdata = {
|
|
const short da850_i2c0_pins[] __initdata = {
|
|
DA850_I2C0_SDA, DA850_I2C0_SCL,
|
|
DA850_I2C0_SDA, DA850_I2C0_SCL,
|
|
-1
|
|
-1
|
|
@@ -577,24 +598,6 @@ const short da850_i2c1_pins[] __initdata = {
|
|
-1
|
|
-1
|
|
};
|
|
};
|
|
|
|
|
|
-const short da850_cpgmac_pins[] __initdata = {
|
|
|
|
- DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
|
|
|
|
- DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
|
|
|
|
- DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
|
|
|
|
- DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
|
|
|
|
- DA850_MDIO_D, DA850_RMII_TXD_0, DA850_RMII_TXD_1, DA850_RMII_TXEN,
|
|
|
|
- DA850_RMII_CRS_DV, DA850_RMII_RXD_0, DA850_RMII_RXD_1, DA850_RMII_RXER,
|
|
|
|
- DA850_RMII_MHZ_50_CLK,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
-const short da850_mcasp_pins[] __initdata = {
|
|
|
|
- DA850_AHCLKX, DA850_ACLKX, DA850_AFSX,
|
|
|
|
- DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE,
|
|
|
|
- DA850_AXR_11, DA850_AXR_12,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
const short da850_lcdcntl_pins[] __initdata = {
|
|
const short da850_lcdcntl_pins[] __initdata = {
|
|
DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
|
|
DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
|
|
DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
|
|
DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
|
|
@@ -604,29 +607,6 @@ const short da850_lcdcntl_pins[] __initdata = {
|
|
-1
|
|
-1
|
|
};
|
|
};
|
|
|
|
|
|
-const short da850_mmcsd0_pins[] __initdata = {
|
|
|
|
- DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
|
|
|
|
- DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
|
|
|
|
- DA850_GPIO4_0, DA850_GPIO4_1,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
-const short da850_emif25_pins[] __initdata = {
|
|
|
|
- DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2,
|
|
|
|
- DA850_NEMA_CS_3, DA850_NEMA_CS_4, DA850_NEMA_WE, DA850_NEMA_OE,
|
|
|
|
- DA850_EMA_D_0, DA850_EMA_D_1, DA850_EMA_D_2, DA850_EMA_D_3,
|
|
|
|
- DA850_EMA_D_4, DA850_EMA_D_5, DA850_EMA_D_6, DA850_EMA_D_7,
|
|
|
|
- DA850_EMA_D_8, DA850_EMA_D_9, DA850_EMA_D_10, DA850_EMA_D_11,
|
|
|
|
- DA850_EMA_D_12, DA850_EMA_D_13, DA850_EMA_D_14, DA850_EMA_D_15,
|
|
|
|
- DA850_EMA_A_0, DA850_EMA_A_1, DA850_EMA_A_2, DA850_EMA_A_3,
|
|
|
|
- DA850_EMA_A_4, DA850_EMA_A_5, DA850_EMA_A_6, DA850_EMA_A_7,
|
|
|
|
- DA850_EMA_A_8, DA850_EMA_A_9, DA850_EMA_A_10, DA850_EMA_A_11,
|
|
|
|
- DA850_EMA_A_12, DA850_EMA_A_13, DA850_EMA_A_14, DA850_EMA_A_15,
|
|
|
|
- DA850_EMA_A_16, DA850_EMA_A_17, DA850_EMA_A_18, DA850_EMA_A_19,
|
|
|
|
- DA850_EMA_A_20, DA850_EMA_A_21, DA850_EMA_A_22, DA850_EMA_A_23,
|
|
|
|
- -1
|
|
|
|
-};
|
|
|
|
-
|
|
|
|
/* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
|
|
/* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
|
|
static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
|
|
static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
|
|
[IRQ_DA8XX_COMMTX] = 7,
|
|
[IRQ_DA8XX_COMMTX] = 7,
|
|
@@ -764,6 +744,13 @@ static struct davinci_id da850_ids[] = {
|
|
.cpu_id = DAVINCI_CPU_ID_DA850,
|
|
.cpu_id = DAVINCI_CPU_ID_DA850,
|
|
.name = "da850/omap-l138",
|
|
.name = "da850/omap-l138",
|
|
},
|
|
},
|
|
|
|
+ {
|
|
|
|
+ .variant = 0x1,
|
|
|
|
+ .part_no = 0xb7d1,
|
|
|
|
+ .manufacturer = 0x017, /* 0x02f >> 1 */
|
|
|
|
+ .cpu_id = DAVINCI_CPU_ID_DA850,
|
|
|
|
+ .name = "da850/omap-l138/am18x",
|
|
|
|
+ },
|
|
};
|
|
};
|
|
|
|
|
|
static struct davinci_timer_instance da850_timer_instance[4] = {
|
|
static struct davinci_timer_instance da850_timer_instance[4] = {
|